



Buy







LP3988 SNVS161E - OCTOBER 2001 - REVISED OCTOBER 2015

# LP3988 Micropower, 150-mA Ultra-Low-Dropout CMOS Voltage Regulator With Power Good

#### Features 1

- Input Voltage Range: 2.5 V to 6 V
- Output Current: 150 mA
- PSRR at 10 kHz: 40 dB
- Quiescent Current When Shut Down: ≤ 1µA
- Fast Turnon Time: 100 µs (Typical)
- Dropout With 150-mA load: 80 mV (Typical)
- Junction Temperature Range for Operation: -40°C to +125°C
- Power-Good Flag Output
- Logic Controlled Enable
- Thermal Shutdown and Short-Circuit Current Limit
- Stable with Ceramic and High-Quality Tantalum Capacitors

#### Applications 2

- **CDMA Cellular Handsets**
- Wideband CDMA Cellular Handsets
- **GSM Cellular Handsets**
- Portable Information Appliances
- Tiny 3.3 V ± 5% to 2.85 V, 150-mA Converter

# **3** Description

The LP3988 is a 150-mA low dropout regulator designed specially to meet requirements of portable battery applications. The LP3988 is designed to work with space-saving, small 1-µF ceramic capacitors. The LP3988 features a Power Good (PG) output that indicates a faulty output condition. The device is ideal for mobile phone and similar battery-powered wireless applications. It provides up to 150 mA output current from a 2.5-V to 6-V input, consuming less than 1 µA in disable mode and has fast turnon time less than 200 µs.

The LP3988 device's performance is optimized for battery-powered systems to deliver low noise, extremely low dropout voltage, and low quiescent current. Regulator ground current increases only slightly in dropout, further prolonging the battery life.

Power supply rejection is better than 60 dB at low frequencies and starts to roll off at 10 kHz. High power-supply rejection is maintained down to lower input-voltage levels common to battery-operated circuits.

The LP3988 is available in a 5-pin SOT-23 package and a 5-pin thin DSBGA package. Performance is specified for -40°C to +125°C temperature range. For all available output voltage and package options, see the Package Option Addendum (POA) at the end of the data sheet.

|             | SOT-23 (5) 2.90 mm × 1.60 mm |                                    |  |
|-------------|------------------------------|------------------------------------|--|
| PART NUMBER | PACKAGE                      | BODY SIZE (NOM)                    |  |
| 1 02000     | SOT-23 (5)                   | 2.90 mm × 1.60 mm                  |  |
| LP3988      | DSBGA (5)                    | 1.502 mm × 1.045 mm <sup>(2)</sup> |  |

### Device Information<sup>(1)</sup>

- (1) For all available packages, see the orderable addendum at the end of the data sheet.
- (2) Body size dimension is maximum.

#### **Simplified Schematic**



# **Table of Contents**

| 1 | Feat | tures 1                           |
|---|------|-----------------------------------|
| 2 | Арр  | lications1                        |
| 3 | Des  | cription1                         |
| 4 | Rev  | ision History 2                   |
| 5 | Pin  | Configuration and Functions 3     |
| 6 | Spe  | cifications 4                     |
|   | 6.1  | Absolute Maximum Ratings 4        |
|   | 6.2  | ESD Ratings 4                     |
|   | 6.3  | Recommended Operating Conditions5 |
|   | 6.4  | Thermal Information 5             |
|   | 6.5  | Electrical Characteristics 6      |
|   | 6.6  | Timing Requirements 7             |
|   | 6.7  | Typical Characteristics 7         |
| 7 | Para | ameter Measurement Information    |
| 8 | Deta | ailed Description 10              |
|   | 8.1  | Overview 10                       |
|   | 8.2  | Functional Block Diagram 10       |
|   |      |                                   |

|    | 8.3  | Feature Description 10                      |
|----|------|---------------------------------------------|
|    | 8.4  | Device Functional Modes 11                  |
| 9  | App  | lication and Implementation 12              |
|    | 9.1  | Application Information 12                  |
|    | 9.2  | Typical Application 12                      |
| 10 | Pow  | er Supply Recommendations 15                |
| 11 | Lay  | out                                         |
|    | 11.1 | Layout Guidelines 15                        |
|    | 11.2 | Layout Examples 16                          |
|    | 11.3 | DSBGA Mounting 16                           |
| 12 | Dev  | ice and Documentation Support 17            |
|    | 12.1 | Related Documentation 17                    |
|    | 12.2 | Community Resources 17                      |
|    | 12.3 | Trademarks 17                               |
|    | 12.4 | Electrostatic Discharge Caution 17          |
|    | 12.5 | Glossary 17                                 |
| 13 |      | hanical, Packaging, and Orderable<br>mation |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision D (May 2013) to Revision E                                                                                                                                                                                                                                                                       | Page |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • | Changed "-40°C to +80°C" to "-40°C to +125°C" under <i>Features</i>                                                                                                                                                                                                                                                   | 1    |
| • | Added Device Information table, Pin Configuration and Functions section, ESD Ratings table, Feature Description,<br>Device Functional Modes, Application and Implementation, Power Supply Recommendations, Layout, Device and<br>Documentation Support, and Mechanical, Packaging, and Orderable Information sections | 1    |
| • | Updated Thermal Information                                                                                                                                                                                                                                                                                           | 5    |
| С | hanges from Revision C (May 2013) to Revision D                                                                                                                                                                                                                                                                       | Page |
| • | Changed layout of National Data Sheet to TI format                                                                                                                                                                                                                                                                    | 11   |



#### LP3988 SNVS161E – OCTOBER 2001 – REVISED OCTOBER 2015

# 5 Pin Configuration and Functions



#### **Pin Functions**

|      | PIN   |        | ТҮРЕ   | DESCRIPTION                                                                                                                                               |  |
|------|-------|--------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME | DSBGA | SOT-23 | TIPE   | DESCRIPTION                                                                                                                                               |  |
| EN   | A1    | 3      | Input  | Enable input logic, enable high                                                                                                                           |  |
| GND  | B2    | 2      | Ground | Ground Common ground                                                                                                                                      |  |
| IN   | C3    | 1      | Input  | Input voltage of the LDO                                                                                                                                  |  |
| PG   | A3    | 4      | Output | Power Good flag (output): open-drain output, connected to an external pullup resistor. Active low indicates an output voltage out of tolerance condition. |  |
| OUT  | C1    | 5      | Output | Output voltage of the LDO                                                                                                                                 |  |

# 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)(3)</sup>

|                                       |                        |                                                                                              | MIN  | MAX                | UNIT |
|---------------------------------------|------------------------|----------------------------------------------------------------------------------------------|------|--------------------|------|
| IN pin                                | Γ, EN, PG pins         |                                                                                              | -0.3 | 6.5                | V    |
| OUT, EN, PG pins                      |                        |                                                                                              | -0.3 | See <sup>(4)</sup> | V    |
| Junction temperature, T <sub>J</sub>  | rature, T <sub>J</sub> |                                                                                              |      | 150                | °C   |
| Devenuella dia a tian (5)             | SOT-23-5               |                                                                                              |      | 469                |      |
| Power dissipation <sup>(5)</sup>      | DSBGA                  | -0.3     6.5       -0.3     See <sup>(4)</sup> 150     °       150     469       3GA     441 | mW   |                    |      |
| Storage temperature, T <sub>stg</sub> |                        |                                                                                              | -65  | 150                | °C   |

Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
All voltages are with respect to the potential at the GND pin.

(2) An obliges are with respect to the potential at the Grop pin.
(3) If Military/Aerospace specified devices are required, contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

(4) The lesser of  $V_{IN}$  + 0.3 V or 6 V.

(5) The absolute maximum power dissipation depends on the ambient temperature and the R<sub>BJA</sub> value; it can be calculated using the formula: P<sub>D</sub> = (T<sub>J</sub> - T<sub>A</sub>)/R<sub>BJA</sub> where T<sub>J(MAX</sub>) is the maximum junction temperature, T<sub>A(MAX</sub>) is the maximum expected ambient temperature, and R<sub>BJA</sub> is the junction-to-ambient thermal resistance. The 469-mW rating for the SOT-23-5 package results from substituting the junction temperature, 150°C, for T<sub>J(MAX</sub>), 70°C for T<sub>A</sub>, and 181.2°C/W for R<sub>BJA</sub>. More power can be dissipated safely at ambient temperatures below 70°C . Less power can be dissipated safely at ambient temperatures above 70°C. The absolute maximum power dissipation can be increased by 5.86 mW for each degree below 70°C, and it must be derated by 5.86 mW for each degree above 70°C. Same principle applies to the DSBGA package.

#### 6.2 ESD Ratings

|                    |                          |                                                                                | VALUE | UNIT |  |  |  |
|--------------------|--------------------------|--------------------------------------------------------------------------------|-------|------|--|--|--|
| LP3988             | LP3988 IN SOT-23 PACKAGE |                                                                                |       |      |  |  |  |
| V                  | Electrostatic            | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | N/   |  |  |  |
| V <sub>(ESD)</sub> | discharge                | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±150  | V    |  |  |  |
| LP3988             | B IN DSBGA PACKAGE       |                                                                                |       |      |  |  |  |
| V                  | Electrostatic            | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | N/   |  |  |  |
| V <sub>(ESD)</sub> | discharge                | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±200  | V    |  |  |  |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup>

|                                          |        | MIN                | NOM MAX         | UNIT |
|------------------------------------------|--------|--------------------|-----------------|------|
| V <sub>IN</sub>                          |        | 2.5 <sup>(3)</sup> | 6               | V    |
| V <sub>OUT</sub> , V <sub>EN</sub>       |        | 0                  | V <sub>IN</sub> | V    |
| V <sub>PG</sub>                          |        | 0                  | 6               | V    |
| I <sub>PG</sub>                          |        | 0                  | 500             | μA   |
| Junction temperature, T <sub>J</sub>     |        | -40                | 125             | °C   |
| Movimum power dissipation (4)            | SOT-23 |                    | 322             | m)// |
| Maximum power dissipation <sup>(4)</sup> | DSBGA  |                    | 303             | mW   |

 Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to the potential at the GND pin.

(3) The minimum V<sub>IN</sub> is dependent on the device output option. For V<sub>OUT(NOM)</sub> < 2.5 V, V<sub>IN(MIN)</sub> equals 2.5 V. For V<sub>OUT(NOM)</sub> ≥ 2.5 V, V<sub>IN(MIN)</sub> equals V<sub>OUT(NOM)</sub> + 200 mV.

(4) Like the Absolute Maximum power dissipation, the maximum power dissipation for operation depends on the ambient temperature. The 322-mW rating appearing under *Recommended Operating Conditions* for the SOT-23-5 package results from substituting the maximum junction temperature for operation, 125°C, for T<sub>J(MAX)</sub>, 70°C for T<sub>A(MAX)</sub>, and 181.2°C/W for R<sub>0JA</sub>. More power can be dissipated at ambient temperatures below 70°C. Less power can be dissipated at ambient temperatures above 70°C. The maximum power dissipation for operation can be increased by 4.5 mW for each degree below 70°C, and it must be derated by 5.86 mW for each degree above 70°C. The same principle applies to the DSBGA package.

#### 6.4 Thermal Information

|                       |                                              | LP3988       |             |      |
|-----------------------|----------------------------------------------|--------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DBV (SOT-23) | YZR (DSBGA) | UNIT |
|                       |                                              | 5 PINS       | 5 PINS      |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 170.5        | 181.2       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 124.4        | 0.8         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 30.9         | 107.9       | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 17.6         | 0.5         | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 30.4         | 107.9       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a          | n/a         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

SNVS161E - OCTOBER 2001 - REVISED OCTOBER 2015



www.ti.com

### 6.5 Electrical Characteristics

LP3988

Unless otherwise specified:  $V_{EN} = 1.8 \text{ V}$ ,  $V_{IN} = V_{OUT} + 0.5 \text{ V}$ ,  $C_{IN} = 1 \mu\text{F}$ ,  $I_{OUT} = 1 \text{ mA}$ ,  $C_{OUT} = 1 \mu\text{F}$ ; typical values and limits are for  $T_J = 25^{\circ}\text{C}$ , and minimum and maximum values and limits apply over the entire junction temperature range for operation, -40°C to +125°C. (1)(2)

|                   | PARAMETER                            | TEST CONDITIONS                                                                                    | MIN   | TYP   | MAX   | UNIT                          |  |
|-------------------|--------------------------------------|----------------------------------------------------------------------------------------------------|-------|-------|-------|-------------------------------|--|
|                   |                                      |                                                                                                    | -2    |       | 2     |                               |  |
|                   |                                      | -20°C ≤ T <sub>J</sub> ≤ 125°C, SOT-23-5                                                           | -3    |       | 3     | % of<br>V <sub>OUT(NOM)</sub> |  |
|                   | Output voltage volerance             | SOT-23-5                                                                                           | -3.5  |       | 3.5   |                               |  |
|                   |                                      | DSBGA                                                                                              | -3    |       | 3     |                               |  |
| ΔV <sub>OUT</sub> | Line regulation error                |                                                                                                    | -0.15 |       | 0.15  | %/V                           |  |
|                   |                                      | $V_{IN} = V_{OUT(NOM)} + 0.5 V \text{ to } 6 V$                                                    | -0.2  |       | 0.2   |                               |  |
|                   | Lood no substitution or more (3)     | $I_{OUT} = 1 \text{ mA to } 150 \text{ mA}, T_J = 25^{\circ}\text{C}$                              |       |       | 0.005 | 0/ /ma A                      |  |
|                   | Load regulation error <sup>(3)</sup> | I <sub>OUT</sub> = 1 mA to 150 mA                                                                  |       |       | 0.007 | %/mA                          |  |
| PSRR              | Downe Cumply Dejection Datio         | $V_{IN} = V_{OUT(NOM)} + 1 V,$<br>f = 1  kHz,<br>$I_{OUT} = 50 \text{ mA} \text{ (See Figure 11)}$ |       | 65    |       |                               |  |
| PORK              | Power Supply Rejection Ratio         | $V_{IN} = V_{OUT(nom)} + 1 V,$<br>$f = 10 \text{ kHz}, I_{OUT} = 50 \text{ mA}$<br>(See Figure 11) |       | 45    |       | dB                            |  |
|                   | Quiescent current                    | $V_{EN} = 1.4 \text{ V}, \text{ I}_{OUT} = 0 \text{ mA}, \text{ T}_{J} = 25^{\circ}\text{C}$       |       | 85    | 120   | μA                            |  |
| l <sub>Q</sub>    |                                      | $V_{EN} = 1.4 \text{ V}, I_{OUT} = 0 \text{ to } 150 \text{ mA}$                                   |       | 140   | 200   |                               |  |
|                   |                                      | V <sub>EN</sub> = 0.4 V                                                                            |       | 0.003 | 1     |                               |  |
|                   |                                      | I <sub>OUT</sub> = 1 mA                                                                            |       | 1     | 5     |                               |  |
|                   | Dropout voltage <sup>(4)</sup>       | I <sub>OUT</sub> = 150 mA, T <sub>J</sub> = 25°C                                                   |       | 80    | 115   | mV                            |  |
|                   |                                      | I <sub>OUT</sub> = 150 mA                                                                          |       |       | 150   |                               |  |
| I <sub>SC</sub>   | Short circuit current limit          | See <sup>(5)</sup>                                                                                 |       | 600   |       | mA                            |  |
| e <sub>n</sub>    | Output noise voltage                 | BW = 10 Hz to 100 kHz,<br>$C_{OUT} = 1 \ \mu F$                                                    |       | 220   |       | $\mu V_{RMS}$                 |  |
| 0                 | Outrast series sites                 | Capacitance <sup>(6)</sup>                                                                         | 1     |       | 20    | μF                            |  |
| C <sub>OUT</sub>  | Output capacitor                     | ESR <sup>(6)</sup>                                                                                 | 5     |       | 500   | mΩ                            |  |
| TSD               | Thermal shutdown temperature         |                                                                                                    |       | 160   |       | °C                            |  |
|                   | Thermal shutdown hysteresis          |                                                                                                    |       | 20    |       |                               |  |
| ENABLE            | CONTROL CHARACTERISTICS              |                                                                                                    |       |       |       |                               |  |
| I <sub>EN</sub>   | Maximum input current at EN          | $V_{EN} = 0 V$ and $V_{IN} = 6 V$                                                                  |       |       | 0.1   | μA                            |  |
| V <sub>IL</sub>   | Logic low input threshold            | $V_{IN} = 2.5 V \text{ to } 6 V$                                                                   |       |       | 0.5   | V                             |  |
| V <sub>IH</sub>   | Logic high input threshold           | V <sub>IN</sub> = 2.5 V to 6 V                                                                     | 1.2   |       |       | V                             |  |

(1) All electrical characteristics having room-temperature limits are tested during production with T<sub>J</sub> = 25°C or correlated using Statistical Quality Control (SQC) methods. All hot and cold limits are specified by correlating the electrical characteristics to process and temperature variations and applying statistical process control. The target output voltage, which is labeled  $V_{OUT(NOM)}$ , is the desired voltage option.

An increase in the load current results in a slight decrease in the output voltage and vice versa. (3)

Dropout voltage is the input-to-output voltage difference at which the output voltage is 100 mV below its nominal value. (4)

(5)

Short-circuit current is measured on input supply line after pulling down  $V_{OUT}$  to 95%  $V_{OUT(NOM)}$ . Specified by design. Not production tested. The capacitor tolerance should be ±30% or better over the full temperature range. The full (6) range of operating conditions such as temperature, DC bias and even capacitor case size for the capacitor in the application should be considered during device selection to ensure this minimum capacitance specification is met. X7R capacitor types are recommended to meet the full device temperature range.



#### **Electrical Characteristics (continued)**

Unless otherwise specified:  $V_{EN} = 1.8 \text{ V}$ ,  $V_{IN} = V_{OUT} + 0.5 \text{ V}$ ,  $C_{IN} = 1 \mu\text{F}$ ,  $I_{OUT} = 1 \text{ mA}$ ,  $C_{OUT} = 1 \mu\text{F}$ ; typical values and limits are for  $T_J = 25^{\circ}\text{C}$ , and minimum and maximum values and limits apply over the entire junction temperature range for operation,  $-40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ .<sup>(1)(2)</sup>

|                  | PARAMETER                            | TEST CONDITIONS                                                      | MIN | TYP  | MAX | UNIT |
|------------------|--------------------------------------|----------------------------------------------------------------------|-----|------|-----|------|
| POWER            | GOOD                                 |                                                                      |     |      |     |      |
| V <sub>THL</sub> | PG low threshold<br>(See Figure 10)  | % of V <sub>OUT</sub> (PG ON), $T_J = 25^{\circ}C$                   | 90% | 93%  | 95% |      |
| V <sub>THH</sub> | PG high threshold<br>(See Figure 10) | % of V <sub>OUT</sub> (PG OFF), T <sub>J</sub> = 25°C <sup>(7)</sup> | 92% | 95%  | 98% |      |
| V <sub>OL</sub>  | PG output logic low voltage          | $I_{PULLUP} = 100 \ \mu A$ , fault condition                         |     | 0.02 | 0.1 | V    |
| I <sub>PGL</sub> | PG output leakage current            | PG off, $V_{PG} = 6 V$                                               |     | 0.02 |     | μA   |

(7) The low and high thresholds are generated together. Typically a 2.6% difference is seen between these thresholds.

#### 6.6 Timing Requirements

|                  |                                                   | MIN | NOM | MAX | UNIT |
|------------------|---------------------------------------------------|-----|-----|-----|------|
| T <sub>ON</sub>  | PG turnon time <sup>(1)</sup> , $V_{IN} = 4.2 V$  |     | 10  |     | μs   |
| T <sub>OFF</sub> | PG turnoff time <sup>(1)</sup> , $V_{IN} = 4.2 V$ |     | 10  |     | μs   |

(1) Turnon time is time measured between the enable input just exceeding  $V_{IH}$  and the output voltage just reaching 95% of its nominal value.

### 6.7 Typical Characteristics

Unless otherwise specified,  $C_{IN} = C_{OUT} = 1 \ \mu F$  ceramic,  $V_{IN} = V_{OUT} + 0.2 \ V$ ,  $T_A = 25^{\circ}C$ , EN pin is tied to  $V_{IN}$ .





# **Typical Characteristics (continued)**

Unless otherwise specified,  $C_{IN} = C_{OUT} = 1 \ \mu F$  ceramic,  $V_{IN} = V_{OUT} + 0.2 \ V$ ,  $T_A = 25^{\circ}C$ , EN pin is tied to  $V_{IN}$ .





# 7 Parameter Measurement Information



Figure 10. Line Transient Response Input Perturbation



Figure 11. PSRR Input Perturbation



### 8 Detailed Description

#### 8.1 Overview

The LP3988 is a combination of a low-dropout linear regulator with an enable function, along with a Power Good (PG) output. The enable function allows the LP3988 output to be selectively enabled, or disabled, as needed. The PG output goes high when the LP3988 output voltage is typically above 95% of nominal.

### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 Enable (EN)

A high input on the EN pin ( $V_{EN} \ge V_{IH}$ ) actives the device which turns the regulator to an ON state. A low input on the EN pin ( $V_{EN} \le V_{IL}$ ) disables the device which turns the regulator to an OFF state. Operating with  $V_{EN}$  between the  $V_{IL}$  and the  $V_{IH}$  thresholds is not recommended as the device status cannot be assured. For self-bias applications where the EN function is not needed, connect the EN pin to the IN pin.

#### 8.3.2 Regulated Output (OUT)

The OUT pin is the regulated output voltage based on the internally pre-programmed voltage. The output has current limitation. In the event that the regulator drops out of regulation due to low input voltage, the output tracks the input minus a drop based on the load current. There is no UVLO circuitry. Device behavior is undefined when  $V_{IN}$  is below the minimum operating input voltage of either 2.5 V, or  $V_{OUT}$  + 200 mV, whichever is greater.

#### 8.3.3 Power Good (PG) Output

The PG pin is an open-drain output and can be pulled up to any 6 V, or lower rail through an external pullup resistor. The PG pin is high-impedance when  $V_{OUT}$  is greater than the PG trip high threshold ( $V_{THH}$ ). If  $V_{OUT}$  is less than the PG trip low threshold ( $V_{THL}$ ), the open-drain output turns on and pulls the PG output low. If output voltage monitoring is not needed, the PG pin can be left floating or connected to GND. The behavior of the power-good feature is not ensured when  $V_{IN}$  is less than 2.5 V.

#### 8.3.4 PG Delay Time

The power-good delay times ( $t_{ON}$ ,  $t_{OFF}$ ) are defined as the time period from when  $V_{OUT}$  crosses either the PG high trip threshold voltage ( $V_{THH}$ ), or the PG low trip threshold voltage ( $V_{THL}$ ), to when the PG output changes to the appropriate state. The power-good delay times are set internally, and both are typically 10 µs. There is no external adjustment available to alter the delay times.



#### Feature Description (continued)

#### 8.3.5 Current Limit

The fixed current limit ( $I_{SC}$ ) of the LP3988 helps protect the regulator during output fault conditions. The maximum amount of current the device can source is typically 600 mA, and is largely independent of input and output voltage. For reliable operation, do not operate the device in current limit for extended periods of time. Depending on power dissipation, thermal resistance, and ambient temperature, operating at the current limit may activate the thermal shutdown circuitry.

#### 8.3.6 Thermal Shutdown (T<sub>SD</sub>)

Thermal shutdown ( $T_{SD}$ ) protection disables the output when the junction temperature rises to approximately 160°C, This shutdown causes the device dissipation to go to zero, which allows the device to cool. When the device junction temperature cools to approximately 140°C, the output circuitry is automatically enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle ON and OFF. This cycling limits the dissipation of the regulator, protecting it from damage as a result of overheating. The thermal shutdown circuitry of the LP3988 has been designed to protect against temporary thermal overload conditions. The T<sub>SD</sub> circuitry was not intended to replace proper heat-sinking. Continuously running the LP3988 device in T<sub>SD</sub> may degrade device reliability and lifetime.

#### 8.3.7 Fast Turnon Time

The LP3988 utilizes a speed up circuitry to ramp up the internal  $V_{REF}$  voltage to its final value to achieve a fast output turnon time.

#### 8.4 Device Functional Modes

#### 8.4.1 Normal Operation

The device regulates to the nominal output voltage under the following conditions:

- The input voltage (V<sub>IN</sub>) is at least either 2.5 V, or V<sub>OUT</sub> + 200 mV, whichever is greater.
- The enable voltage ( $V_{EN}$ ) is at least 1.2 V ( $V_{IH}$ ).
- The output current is no more than the maximum rated current of 150 mA.
- The device junction temperature (T<sub>J</sub>) is no more than the maximum specified operating junction temperature.

#### 8.4.2 Dropout Operation

If the input voltage is lower than the nominal output voltage plus the specified dropout voltage ( $V_{DO}$ ), but all other conditions are met for normal operation, the device operates in dropout mode. In this mode of operation, the output voltage is the same as the input voltage minus the dropout voltage. The transient performance of the device is significantly degraded because the pass device (PMOS transistor), no longer controls the current through the LDO. Line or load transients while operating in dropout can result in large output voltage deviations.

#### 8.4.3 Disabled

The device is disabled under the following conditions:

- $V_{EN}$  is no more than 0.6 V ( $V_{IL}$ ).
- T<sub>J</sub> is greater than the thermal shutdown temperature.

#### Application and Implementation 9

 $V_{IN}$ 

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The LP3988 voltage regulator offers the benefit of ultra-low-dropout voltage, low noise, very low standby current, and miniaturized surface-mount packaging. The LP3988 is designed for continuous, or sporadic (power backup), battery-operated applications where very low standby current is critical to extending system battery life.

OUT

R<sub>PG</sub>

VOUT

### 9.2 Typical Application

C<sub>OUT</sub> 1 µF 1 µF LP3988 V<sub>EN</sub>  $V_{PG}$ EN PG V<sub>OUT</sub> OK ON GND OFF ERROR

Figure 12. LP3988 Typical Application

#### 9.2.1 Design Requirements

For typical CMOS voltage regulator applications, use the parameters listed in Table 1.

IN

CIN

#### **Table 1. Design Parameters**

| DESIGN PARAMETER      | EXAMPLE VALUE |
|-----------------------|---------------|
| Minimum input voltage | 2.5 V         |
| Output voltages       | various       |
| Output current        | 150 mA        |

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 External Capacitors

Like any low-dropout regulator, the LP3988 requires external capacitors for regulator stability. The LP3988 is specifically designed for portable applications requiring minimum board space and smallest components. These capacitors must be correctly selected for good performance.

#### 9.2.2.2 Input Capacitor

12

An input capacitance of at least 1 µF is required between the LP3988 IN pin and ground (the amount of the capacitance may be increased without limit). This capacitor must be located a distance of not more than 1cm from the input pin and returned to a clean analog ground. Any good quality ceramic, tantalum, or film capacitor may be used at the input





#### NOTE

Tantalum capacitors can suffer catastrophic failures due to surge current when connected to a low-impedance source of power (like a battery or a very large capacitor). If a tantalum capacitor is used at the input, it must be ensured by the manufacturer to have a surge current rating sufficient for the application.

There are no requirements for the equivalent series resistance (ESR) on the input capacitor, but tolerance and temperature coefficient must be considered when selecting the capacitor to ensure the capacitance is at least 1  $\mu$ F over the entire operating temperature range.

#### 9.2.2.3 Output Capacitors

The LP3988 is designed specifically to work with very small ceramic output capacitors. A ceramic capacitor (dielectric types Z5U, Y5V or X7R) in 1- $\mu$ F to 22- $\mu$ F range with 5-m $\Omega$  to 500-m $\Omega$  ESR range is suitable in the LP3988 application circuit.

It may also be possible to use tantalum or film capacitors at the output, but these are not as attractive for reasons of size and cost (see *Capacitor Characteristics*).

The output capacitor must meet the requirement for minimum amount of capacitance and also have an ESR value which is within a stable range (5 m $\Omega$  to 500 m $\Omega$ ).

#### 9.2.2.4 No-Load Stability

The LP3988 remains stable and in regulation with no external load. This is specially important in CMOS RAM keep-alive applications.

#### 9.2.2.5 Capacitor Characteristics

The LP3988 is designed to work with ceramic capacitors on the output to take advantage of the benefits they offer: for capacitance values in the range of 1  $\mu$ F to 4.7  $\mu$ F range, ceramic capacitors are the smallest, least expensive and have the lowest ESR values (which makes them best for eliminating high frequency noise). The ESR of a typical 1- $\mu$ F ceramic capacitor is in the range of 20 m $\Omega$  to 40 m $\Omega$ , which easily meets the ESR requirement for stability by the LP3988.

Capacitance of the ceramic capacitor can vary with temperature. Most large-value ceramic capacitors (around 2.2  $\mu$ F) are manufactured with Z5U or Y5V temperature characteristics, which results in the capacitance dropping by more than 50% as the temperature goes from 25°C to 85°C. A better choice for temperature coefficient in a ceramic capacitor is X7R, which holds the capacitance within ±15%.

Tantalum capacitors are less desirable than ceramic for use as output capacitors because they are more expensive when comparing equivalent capacitance and voltage ratings in the  $1-\mu$ F to  $4.7-\mu$ F range.

Another important consideration is that tantalum capacitors have higher ESR values than equivalent size ceramics. This means that while it may be possible to find a tantalum capacitor with an ESR value within the stable range, it would have to be larger in capacitance (which means bigger and more costly) than a ceramic capacitor with the same ESR value. The ESR of a typical tantalum increases about 2:1 as the temperature goes from  $25^{\circ}$ C down to  $-40^{\circ}$ C, so some guard band must be allowed.

#### 9.2.2.6 Power Dissipation

Knowing the device power dissipation and proper sizing of the thermal plane connected to the tab or pad is critical to ensuring reliable operation. Device power dissipation depends on input voltage, output voltage, and load conditions and can be calculated with Equation 1.

 $\mathsf{P}_{\mathsf{D}(\mathsf{MAX})} = (\mathsf{V}_{\mathsf{IN}(\mathsf{MAX})} - \mathsf{V}_{\mathsf{OUT}}) \times \mathsf{I}_{\mathsf{OUT}(\mathsf{MAX})}$ 

(1)

Power dissipation can be minimized, and greater efficiency can be achieved, by using the lowest available voltage drop option that would still be greater than the dropout voltage ( $V_{DO}$ ). However, keep in mind that higher voltage drops result in better dynamic (that is, PSRR and transient) performance.

On the DSBGA (YKA) package, the primary conduction path for heat is through the four bumps to the PCB.

Copyright © 2001–2015, Texas Instruments Incorporated

On the SOT-23 (BDV) package, the primary conduction path for heat is through the device leads to the PCB, predominately device lead 2 (GND). It is recommended that the trace from lead 2 be extended under the package body and connected to an internal ground plane with thermal vias.

The maximum allowable junction temperature  $(T_{J(MAX)})$  determines maximum power dissipation allowed  $(P_{D(MAX)})$  for the device package.

Power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance  $(R_{\theta JA})$  of the combined PCB and device package and the temperature of the ambient air  $(T_A)$ , according to Equation 2 or Equation 3:

$$T_{J(MAX)} = T_{A(MAX)} + (R_{\theta JA} \times P_{D(MAX)})$$
$$P_{D(MAX)} = (T_{J(MAX)} - T_{A(MAX)}) / R_{\theta JA}$$

Unfortunately, this  $R_{\theta JA}$  is highly dependent on the heat-spreading capability of the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The  $R_{\theta JA}$  recorded in *Thermal Information* is determined by the specific EIA/JEDEC JESD51-7 standard for PCB and copper-spreading area, and is to be used only as a relative measure of package thermal performance. For a well-designed thermal layout,  $R_{\theta JA}$  is actually the sum of the package junction-to-case (bottom) thermal resistance ( $R_{\theta JCbot}$ ) plus the thermal resistance contribution by the PCB copper area acting as a heat sink.

#### 9.2.2.7 Estimating Junction Temperature

The EIA/JEDEC standard recommends the use of psi ( $\Psi$ ) thermal characteristics to estimate the junction temperatures of surface mount devices on a typical PCB board application. These characteristics are not true thermal resistance values, but rather package specific thermal characteristics that offer practical and relative means of estimating junction temperatures. These psi metrics are determined to be significantly independent of copper-spreading area. The key thermal characteristics ( $\Psi_{JT}$  and  $\Psi_{JB}$ ) are given in *Thermal Information* and are used in accordance with Equation 4 or Equation 5.

$$\mathsf{T}_{\mathsf{J}(\mathsf{MAX})} = \mathsf{T}_{\mathsf{TOP}} + (\Psi_{\mathsf{JT}} \times \mathsf{P}_{\mathsf{D}(\mathsf{MAX})})$$

where

- P<sub>D(MAX)</sub> is explained in Equation 1.
- $T_{TOP}$  is the temperature measured at the center-top of the device package.

 $T_{J(MAX)} = T_{BOARD} + (\Psi_{JB} \times P_{D(MAX)})$ 

where

14

- P<sub>D(MAX)</sub> is explained in Equation 1.
- T<sub>BOARD</sub> is the PCB surface temperature measured 1-mm from the device package and centered on the package edge.

For more information about the thermal characteristics  $\Psi_{JT}$  and  $\Psi_{JB}$ , see the TI Application Report: *Semiconductor and IC Package Thermal Metrics* (SPRA953), available for download at www.ti.com.

For more information about measuring  $T_{TOP}$  and  $T_{BOARD}$ , see the TI Application Report: Using New Thermal Metrics (SBVA025), available for download at www.ti.com.

For more information about the EIA/JEDEC JESD51 PCB used for validating R<sub>0JA</sub>, see the TI Application Report: *Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs* (SZZA017), available for download at www.ti.com.

STRUMENTS

(4)

(5)

(2)

(3)



#### 9.2.3 Application Curves



#### **10** Power Supply Recommendations

The LP3988 device is designed to operate from an input supply voltage range of 2.5 V to 6 V. The input supply must be well regulated and free of spurious noise. To ensure that the LP3988 output voltage is well regulated and dynamic performance is optimum, the input supply voltage is recommended to be at least the greater of either  $V_{OUT}$  + 200 mV, or 2.5 V.

#### 11 Layout

#### 11.1 Layout Guidelines

The dynamic performance of the LP3988 is dependent on the layout of the PCB. PCB layout practices that are adequate for typical LDOs may degrade the PSRR, noise, or transient performance of the LP3988.

Best performance is achieved by placing  $C_{IN}$  and  $C_{OUT}$  on the same side of the PCB as the LP3988 device, and as close as is practical to the package. The ground connections for  $C_{IN}$  and  $C_{OUT}$  must be back to the LP3988 GND pin using as wide and as short of a copper trace as is practical.

Avoid connections using long trace lengths, narrow trace widths, and/or connections through vias. These add parasitic inductances and resistance that results in inferior performance especially during transient conditions.

The PG pin pullup resistor should be connected to the LP3988 OUT pin, with the pullup resistor located as close to the PG pin as is practical.

### **11.2 Layout Examples**



Figure 17. LP3988 SOT-23 Layout Example



Figure 18. LP3988 DSBGA Layout Example

### 11.3 DSBGA Mounting

The DSBGA package requires specific mounting techniques, which are detailed in TI Application Note AN-1112 *DSBGA Wafer Level Chip Scale Package* (SNVA009). For best results during assembly, alignment ordinals on the PC board may be used to facilitate placement of the DSBGA device.



# **12 Device and Documentation Support**

#### 12.1 Related Documentation

For additional information, see the following:

- TI Application Note DSBGA Wafer Level Chip Scale Package (SNVA009)
- TI Application Report Semiconductor and IC Package Thermal Metrics (SPRA953)
- TI Application Report Using New Thermal Metrics (SBVA025)
- TI Application Report Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs (SZZA017)

### 12.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 12.3 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**

| Orderable Device     | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty |              | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|----------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------|---------|
|                      | (1)    |              | Drawing            |      | QLY            | (2)          | (6)                           | (3)                |              | (4/5)          |         |
| LP3988IMF-2.5/NOPB   | ACTIVE | SOT-23       | DBV                | 5    | 1000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | LFSB           | Samples |
| LP3988IMF-3.0/NOPB   | ACTIVE | SOT-23       | DBV                | 5    | 1000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | LFAB           | Samples |
| LP3988IMF-3.3/NOPB   | ACTIVE | SOT-23       | DBV                | 5    | 1000           | RoHS & Green | SN                            | Level-1-260C-UNLIM |              | LH5B           | Samples |
| LP3988IMFX-2.5/NOPB  | ACTIVE | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | LFSB           | Samples |
| LP3988IMFX-2.85/NOPB | ACTIVE | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | LDLB           | Samples |
| LP3988IMFX-3.3/NOPB  | ACTIVE | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | SN                            | Level-1-260C-UNLIM |              | LH5B           | Samples |
| LP3988ITL-1.85/NOPB  | ACTIVE | DSBGA        | YZR                | 5    | 250            | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM |              | 8              | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



10-Dec-2020

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LP3988 :

Automotive: LP3988-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LP3988IMF-2.5/NOPB          | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LP3988IMF-3.0/NOPB          | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LP3988IMF-3.3/NOPB          | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LP3988IMFX-2.5/NOPB         | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LP3988IMFX-2.85/NOPB        | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LP3988IMFX-3.3/NOPB         | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LP3988ITL-1.85/NOPB         | DSBGA           | YZR                | 5 | 250  | 178.0                    | 8.4                      | 1.09       | 1.55       | 0.76       | 4.0        | 8.0       | Q1               |



# PACKAGE MATERIALS INFORMATION

5-Nov-2022



| Device               | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LP3988IMF-2.5/NOPB   | SOT-23       | DBV             | 5    | 1000 | 208.0       | 191.0      | 35.0        |
| LP3988IMF-3.0/NOPB   | SOT-23       | DBV             | 5    | 1000 | 208.0       | 191.0      | 35.0        |
| LP3988IMF-3.3/NOPB   | SOT-23       | DBV             | 5    | 1000 | 208.0       | 191.0      | 35.0        |
| LP3988IMFX-2.5/NOPB  | SOT-23       | DBV             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| LP3988IMFX-2.85/NOPB | SOT-23       | DBV             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| LP3988IMFX-3.3/NOPB  | SOT-23       | DBV             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| LP3988ITL-1.85/NOPB  | DSBGA        | YZR             | 5    | 250  | 208.0       | 191.0      | 35.0        |

# YZR0005



B. This drawing is subject to change without notice.



# **DBV0005A**



# **PACKAGE OUTLINE**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



# DBV0005A

# **EXAMPLE BOARD LAYOUT**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DBV0005A

# **EXAMPLE STENCIL DESIGN**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated