# ANALOG DEVICES

# 500 kbps, 5.7 kV RMS, Signal Isolated RS-485 Transceiver with $\pm 15$ kV IEC ESD

# **Data Sheet**

# ADM2461E/ADM2463E

### **FEATURES**

5.7 kV rms, signal isolated RS-485/RS-422 transceiver Low radiated emissions, passes EN55032 Class B with margin on a 2-laver PCB **Cable inversion smart feature** Correction for reversed cable connection on A, B, Y, and Z bus pins while maintaining full receiver fail-safe ESD protection on the RS-485 A, B, Y, and Z bus pins ≥±12 kV IEC61000-4-2 contact discharge ≥±15 kV IEC61000-4-2 air discharge Low speed 500 kbps data rate for EMI control **Flexible power supply inputs** Primary VDD1 supply of 1.7 V to 5.5 V Isolated V<sub>DD2</sub> supply of 3.0 V to 5.5 V Profibus® compliant for 5 V VDD2 Wide –40°C to +125°C operating temperature range High common-mode transient immunity: >250 kV/µs Short-circuit, open-circuit, and floating input receiver fail-safe Supports 192 bus nodes (72 kΩ receiver input impedance) Full hot swap support (glitch free power-up and power-down)

Safety and regulatory approvals (pending)

CSA Component Acceptance Notice 5A, DIN V VDE V 0884-11, UL 1577, CQC11-471543-2012, IEC 61010-1

16-lead, wide body, SOIC\_W package with >8.0 mm creepage and clearance in standard pinout

### APPLICATIONS

Heating, ventilation, and air conditioning (HVAC) networks Industrial field buses Building automation Utility networks

### **GENERAL DESCRIPTION**

The ADM2461E/ADM2463E are 500 kbps, 5.7 kV rms, signal isolated RS-485 transceivers that pass radiated emissions testing to the EN55032 Class B standard with margin on a 2-layer printed circuit board (PCB). The ADM2461E/ADM2463E isolation barrier provides robust immunity to noise and system level EMC events. The devices are protected against  $\geq \pm 12$  kV contact and  $\geq \pm 15$  kV air IEC61000-4-2 electrostatic discharge (ESD) events on the RS-485 A, B, Y, and Z pins. The devices feature cable invert pins to allow quick correction of the reversed cable connection on the A, B, Y, and Z bus pins while maintaining full receiver fail-safe performance.

#### Rev. 0

**Document Feedback** 

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

### FUNCTIONAL BLOCK DIAGRAMS





Figure 2. ADM2463E Functional Block Diagram

These devices are optimized for low speed over long cable runs and have a maximum data rate of 500 kbps. The high differential output voltage makes these devices suitable for Profibus nodes when powered with 5 V on the  $V_{DD2}$  supply. The  $V_{DD1}$  primary supply and  $V_{DD2}$  isolated supply both support a wide range of voltages (1.7 V to 5.5 V and 3 V to 5.5 V, respectively). Halfduplex and full duplex device options are available in the industry standard 16-lead, wide-body, standard SOIC\_W package with >8.0 mm creepage and clearance.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2020 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com

# TABLE OF CONTENTS

| Features                                                   |
|------------------------------------------------------------|
| Applications 1                                             |
| Functional Block Diagrams 1                                |
| General Description 1                                      |
| Revision History 2                                         |
| Specifications                                             |
| Timing Specifications 4                                    |
| Package Characteristics 6                                  |
| Regulatory Information6                                    |
| Insulation and Safety Related Specifications               |
| DIN V VDE 0884-11 (VDE 0884-11) Insulation Characteristics |
| (Pending)7                                                 |
| Absolute Maximum Ratings                                   |
| Thermal Resistance                                         |
| Electrostatic Discharge (ESD) Ratings                      |
| ESD Caution                                                |
| Pin Configurations and Function Descriptions               |
| Typical Performance Characteristics11                      |
| Test Circuits and Switching Characteristics15              |

# Theory of Operation ...... 16 Robust Low Power Digital Isolator......16 High Driver Differential Output Voltage ...... 16 IEC61000-4-2 ESD Protection ...... 16 Driver and Receiver Cable Inversion ...... 18 Hot Swap Inputs...... 18 Applications Information ...... 19 PCB Layout and Electromagnetic Interference (EMI) ...... 19 Maximum Data Rate vs. Ambient Temperature ...... 19 EMC, EFT, and Surge Protection ......19 Insulation Lifetime...... 19

### **REVISION HISTORY**

6/2020—Revision 0: Initial Version

# **SPECIFICATIONS**

All voltages are relative to the respective ground, 1.7 V  $\leq$  V<sub>DD1</sub>  $\leq$  5.5 V, 3.0 V  $\leq$  V<sub>DD2</sub>  $\leq$  5.5 V, T<sub>A</sub> = T<sub>MIN</sub> (-40°C) to T<sub>MAX</sub> (+125°C). All minimum and maximum specifications apply over the entire recommended operation range, unless otherwise noted. All typical specifications are at T<sub>A</sub> = 25°C, V<sub>DD1</sub> = V<sub>DD2</sub> = 3.3 V, unless otherwise noted.

| Parameter                                                | Symbol             | Min                         | Тур   | Max                  | Unit | Test Conditions/Comments                                                                                                           |
|----------------------------------------------------------|--------------------|-----------------------------|-------|----------------------|------|------------------------------------------------------------------------------------------------------------------------------------|
| PRIMARY SIDE SUPPLY CURRENT                              | IDD1 (Q)           |                             | 0.6   | 1                    | mA   | DE = 0 V                                                                                                                           |
|                                                          | I <sub>DD1</sub>   |                             | 2     | 8                    | mA   | $DE = V_{DD1}$                                                                                                                     |
| ISOLATED SIDE SUPPLY CURRENT                             | IDD2 (Q)           |                             | 5     | 8                    | mA   | $V_{DD2} \le 3.6 \text{ V}, \text{DE} = 0 \text{ V}$                                                                               |
|                                                          |                    |                             | 5     | 8                    | mA   | $V_{DD2} \ge 4.5 \text{ V}, \text{DE} = 0 \text{ V}$                                                                               |
|                                                          | I <sub>DD2</sub>   |                             | 6     | 9                    | mA   | $V_{DD2} \leq 3.6 \text{ V}, \text{DE} = V_{DD1}$                                                                                  |
|                                                          |                    |                             | 6     | 9                    | mA   | $V_{DD2} \ge 4.5 \text{ V}, \text{DE} = V_{DD1}$                                                                                   |
| ISOLATED SIDE DYNAMIC SUPPLY<br>CURRENT                  | IDD2 (DYN)         |                             | 58    | 78                   | mA   | $V_{DD2} \le 3.6 \text{ V}$ , load resistance (RL) = 54 $\Omega$ , DE = $V_{DD1}$ , data rate = 500 kbps                           |
|                                                          |                    |                             | 100   | 145                  | mA   | $V_{DD2} \ge 4.5 \text{ V}, \text{ R}_L = 54 \Omega, \text{ DE} = V_{DD1}, \text{ data rate} = 500 \text{ kbps}$                   |
| DRIVER DIFFERENTIAL OUTPUTS                              |                    |                             |       |                      |      |                                                                                                                                    |
| Differential Output Voltage, Loaded                      | Vod2               | 2.0                         | 2.5   | $V_{\text{DD2}}$     | V    | $V_{DD2} \ge 3.0 \text{ V}, \text{ R}_{L} = 100 \Omega$ , see Figure 31                                                            |
|                                                          |                    | 1.5                         | 2.1   | $V_{\text{DD2}}$     | V    | $V_{DD2} \ge 3.0 \text{ V}, \text{ R}_{L} = 54 \Omega$ , see Figure 31                                                             |
|                                                          |                    | 2.1                         | 3.3   | $V_{\text{DD2}}$     | V    | $V_{DD2} \ge 4.5 \text{ V}, \text{ R}_{L} = 54 \Omega$ , see Figure 31                                                             |
| Over Common-Mode Range                                   | V <sub>OD3</sub>   | 1.5                         | 2.1   | $V_{DD2}$            | V    | $V_{DD2} \ge 3.0 \text{ V}, -7 \text{ V} \le \text{common-mode voltage}$<br>( $V_{CM}$ ) $\le +12 \text{ V}, \text{see Figure 32}$ |
|                                                          |                    | 2.1                         | 3.3   | $V_{\text{DD2}}$     | V    | $V_{\text{DD2}} \geq 4.5$ V, $-7$ V $\leq V_{\text{CM}} \leq +12$ V, see Figure 32                                                 |
| Δ V <sub>OD2</sub>   for Complementary Output<br>States  | $\Delta  V_{OD2} $ |                             |       | 0.2                  | V    | $R_L$ = 54 $\Omega$ or 100 $\Omega,$ see Figure 31                                                                                 |
| Common-Mode Output Voltage                               | Voc                |                             | 1.5   | 3.0                  | V    | $R_L = 54 \Omega$ or 100 $\Omega$ , see Figure 31                                                                                  |
| $\Delta  V_{\text{OC}} $ for Complementary Output States | Δ Voc              |                             |       | 0.2                  | V    | $R_L = 54 \Omega$ or 100 $\Omega$ , see Figure 31                                                                                  |
| Short-Circuit Output Current                             | los                | -250                        |       | +250                 | mA   | $-7 \text{ V} < \text{output voltage} (V_{OUT}) < +12 \text{ V}$                                                                   |
| Output Leakage Current (Y, Z) <sup>1</sup>               | lo                 |                             | 1     | 50                   | μA   | $DE = \overline{RE} = 0 V, V_{DD2} = 0 V \text{ or } 5.5 V,$<br>input voltage (V <sub>IN</sub> ) = 12 V                            |
|                                                          |                    | -50                         | +10   |                      | μA   | $DE = \overline{RE} = 0 V, V_{DD2} = 0 V \text{ or } 5.5 V, V_{IN} = -7 V$                                                         |
| Pin Capacitance (A, B, Y, Z)                             | CIN                |                             | 28    |                      | рF   | $V_{IN} = 0.4 \sin(10\pi t \times 10^6)$                                                                                           |
| RECEIVER DIFFERENTIAL INPUTS                             |                    |                             |       |                      |      |                                                                                                                                    |
| Differential Input Threshold Voltage,<br>Noninverted     | V <sub>TH</sub>    | -200                        | -125  | -30                  | mV   | $-7~V < V_{CM} < +12~V, INV \text{ or } INVR = 0~V$                                                                                |
| Differential Input Threshold Voltage,<br>Inverted        |                    | 30                          | 125   | 200                  | mV   | $-7 V < V_{CM} < +12 V$ , INV or INVR = $V_{DD1}$                                                                                  |
| Input Voltage Hysteresis                                 | V <sub>HYS</sub>   |                             | 25    |                      | mV   | -7 V < V <sub>CM</sub> < +12 V                                                                                                     |
| Input Current (A, B)                                     | l <sub>i</sub>     |                             |       | 167                  | μA   | $DE = 0 V, V_{DD2} = 0 V \text{ or } 5.5 V, V_{IN} = 12 V$                                                                         |
|                                                          | .,                 | -133                        |       |                      | μA   | $DE = 0 V, V_{DD2} = 0 V \text{ or } 5.5 V, V_{IN} = -7 V$                                                                         |
| Pin Capacitance (A, B)                                   | CIN                |                             | 4     |                      | pF   | $V_{\rm IN} = 0.4 \sin(10\pi t \times 10^6)$                                                                                       |
| DIGITAL LOGIC INPUTS                                     |                    |                             |       |                      |      |                                                                                                                                    |
| Input Low Voltage                                        | V <sub>IL</sub>    |                             |       | $0.3 \times V_{DD1}$ | v    | DE, RE, TxD, INV, INVR                                                                                                             |
| Input High Voltage                                       | VIH                | $0.7 \times V_{\text{DD1}}$ |       |                      | V    | DE, RE, TxD, INV, INVR                                                                                                             |
| Input Current                                            | h                  | -2                          | +0.01 | +2                   | μΑ   | DE, $\overline{\text{RE}}$ , TxD, $V_{IN} = 0$ V or $V_{DD1}$                                                                      |
|                                                          |                    | -2                          | +10   | +30                  | μA   | INV, INVR, $V_{IN} = 0$ V or $V_{DD1}$                                                                                             |
| RxD DIGITAL OUTPUT                                       |                    |                             |       |                      |      |                                                                                                                                    |
| Output Voltage Low                                       | Vol                |                             |       | 0.4                  | V    | $V_{DD1} = 3.6$ V, output current ( $I_{OUT}$ ) = 2.0 mA, differential input voltage ( $V_{ID}$ ) $\leq -0.2$ V                    |
|                                                          |                    |                             |       | 0.4                  | v    | $V_{DD1} = 2.7 \text{ V}, I_{OUT} = 1.0 \text{ mA}, V_{ID} \le -0.2 \text{ V}$                                                     |
|                                                          |                    |                             |       | 0.2                  | v    | $V_{DD1} = 1.95 \text{ V}, I_{OUT} = 500 \ \mu\text{A}, V_{ID} \le -0.2 \text{ V}$                                                 |

| Parameter                                             | Symbol           | Min                    | Тур   | Max | Unit  | Test Conditions/Comments                                                                                          |
|-------------------------------------------------------|------------------|------------------------|-------|-----|-------|-------------------------------------------------------------------------------------------------------------------|
| Output Voltage High                                   | V <sub>OH</sub>  | 2.4                    |       |     | V     | $V_{DD1} = 3.0 \text{ V}, I_{OUT} = -2.0 \text{ mA}, V_{ID} \ge -0.03 \text{ V}$                                  |
|                                                       |                  | 2.0                    |       |     | V     | $V_{DD1} = 2.3 \text{ V}, I_{OUT} = -1.0 \text{ mA}, V_{1D} \ge -0.03 \text{ V}$                                  |
|                                                       |                  | V <sub>DD1</sub> - 0.2 |       |     | V     | $V_{DD1} = 1.7 \text{ V}, I_{OUT} = -500 \ \mu\text{A}, V_{1D} \ge -0.03 \ \text{V}$                              |
| Short-Circuit Current                                 |                  |                        |       | 100 | mA    | $V_{OUT} = GND_1 \text{ or } V_{DD1}, \overline{RE} = 0 V$                                                        |
| Three-State Output Leakage Current                    | I <sub>OZR</sub> | -1                     | +0.01 | +1  | μΑ    | $\overline{RE} = V_{DD1}, RxD = 0 V \text{ or } V_{DD1}$                                                          |
| COMMON-MODE TRANSIENT IMMUNITY<br>(CMTI) <sup>2</sup> |                  | 250                    |       |     | kV/μs | $V_{CM} \ge \pm 1$ kV, transient magnitude measured between 20% and 80% of $V_{CM}$ , see Figure 37 and Figure 38 |

<sup>1</sup> ADM2463E only.

<sup>2</sup> The CMTI is the maximum common-mode voltage slew rate that can be sustained while maintaining specification compliant operation. V<sub>CM</sub> is the common-mode potential difference between the logic and bus sides. The transient magnitude is the range over which the common mode is slewed. The common-mode voltage slew rates apply to rising and falling common-mode voltage edges.

### TIMING SPECIFICATIONS

 $V_{DD1} = 1.7 V$  to 5.5 V,  $V_{DD2} = 3.0 V$  to 5.5 V,  $T_A = T_{MIN}$  (-40°C) to  $T_{MAX}$  (+125°C), unless otherwise noted. All typical specifications are at  $T_A = 25^{\circ}$ C,  $V_{DD1} = V_{DD2} = 3.3 V$ , unless otherwise noted.

#### Table 2.

| Parameter                         | Symbol                            | Min | Тур  | Max  | Unit | Test Conditions/Comments                                                            |
|-----------------------------------|-----------------------------------|-----|------|------|------|-------------------------------------------------------------------------------------|
| DRIVER                            |                                   |     |      |      |      |                                                                                     |
| Maximum Data Rate                 |                                   | 500 |      |      | kbps |                                                                                     |
| Propagation Delay                 | tdplh, tdphl                      |     | 230  | 400  | ns   | $R_L = 54 \Omega$ , $C_L = 100 pF$ , see Figure 33 and Figure 3.                    |
| Output Skew                       | tskew                             |     | 3    | 100  | ns   | $R_L = 54 \Omega$ , $C_L = 100 pF$ , see Figure 33 and Figure 3.                    |
| Rise Time and Fall Time           | t <sub>DR</sub> , t <sub>DF</sub> | 200 | 400  | 800  | ns   | $R_L = 54 \Omega$ , $C_L = 100 pF$ , see Figure 33 and Figure 3.                    |
| Enable Time                       | tzl, tzh                          |     | 150  | 1000 | ns   | $R_L = 110 \Omega$ , $C_L = 50 pF$ , see Figure 34 and Figure 5.                    |
| Disable Time                      | t <sub>LZ</sub> , t <sub>HZ</sub> |     | 1700 | 2200 | ns   | $R_L = 110 \Omega$ , $C_L = 50 pF$ , see Figure 34 and Figure 5.                    |
| RECEIVER                          |                                   |     |      |      |      |                                                                                     |
| Propagation Delay                 | trplh, trphl                      |     | 30   | 200  | ns   | $C_L = 15 \text{ pF}$ , see Figure 35 and Figure 4.                                 |
| Output Skew                       | t <sub>skew</sub>                 |     | 2.5  | 50   | ns   | $C_L = 15 \text{ pF}$ , see Figure 35 and Figure 4.                                 |
| Enable Time                       | tzl, tzh                          |     | 3    | 50   | ns   | $R_L = 1 \text{ k}\Omega$ , $C_L = 15 \text{ pF}$ , see Figure 36 and Figure 6.     |
| Disable Time                      | t <sub>LZ</sub> , t <sub>HZ</sub> |     | 8    | 50   | ns   | $R_L = 1 \text{ k}\Omega$ , $C_L = 15 \text{ pF}$ , see Figure 36 and Figure 6.     |
| RECEIVER CABLE INVERT (INVR, INV) |                                   |     |      |      |      |                                                                                     |
| Propagation Delay                 | tinvrphl, tinvrplh                |     | 20   | 40   | ns   | $V_{ID} \ge -200 \text{ mV} \text{ or } V_{ID} \le +200 \text{ mV}$ , see Figure 7. |
| DRIVER CABLE INVERT (INV)         |                                   |     |      |      |      |                                                                                     |
| Propagation Delay                 | tinvdphl, tinvdplh                |     | 230  | 400  | ns   | $TxD = 0 V \text{ or } TxD = V_{DD1}$ , see Figure 8.                               |

# **Data Sheet**

# ADM2461E/ADM2463E

#### **Timing Diagrams**



# Figure 3. Driver Propagation Delay, Rise and Fall Timing



#### Figure 4. Receiver Propagation Delay







Figure 6. Receiver Enable or Disable Timing



Figure 7. Receiver Cable Invert Timing Specification Measurement



Figure 8. Driver Cable Invert Timing Specification Measurement

### PACKAGE CHARACTERISTICS

#### Table 3.

| Parameter                                  | Symbol           | Min Ty | p Max | Unit | Test Conditions/Comments |
|--------------------------------------------|------------------|--------|-------|------|--------------------------|
| Resistance (Input to Output) <sup>1</sup>  | R <sub>I-O</sub> | 10     | 13    | Ω    |                          |
| Capacitance (Input to Output) <sup>1</sup> | CI-O             | 2.2    |       | pF   | Test frequency = 1 MHz   |
| Input Capacitance <sup>2</sup>             | Cı               | 3.0    |       | pF   |                          |

<sup>1</sup> The device is considered a 2-terminal device. Short together Pin 1 through Pin 8 and short together Pin 9 through Pin 16 to set the device up as a 2-terminal device during testing. <sup>2</sup> Input capacitance is from any input data pin to ground.

### **REGULATORY INFORMATION**

For additional information, see www.analog.com/icouplersafety.

#### Table 4. ADM2461E/ADM2463E Approvals

| UL (Pending)                                                                 | CSA (Pending)                                                                              | VDE (Pending)                                                    | CQC (Pending)                                   |
|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------|
| Recognized Under UL 1577<br>Component Recognition<br>Protection <sup>1</sup> | Approved under CSA Component<br>Acceptance Notice 5A                                       | To be certified under<br>DIN V VDE 0884-11 <sup>2</sup>          | Certified under CQC11-<br>471543-2012           |
| Single Protection, 5700 V rms                                                | CSA 60950-1-07+A1+A2 and<br>IEC 60950-1, second edition, +A1+A2                            | Basic insulation                                                 | GB4943.1-2011                                   |
|                                                                              | Basic insulation at 800 V rms (1131 V peak)                                                | Working voltage (V <sub>IOWM</sub> ) = 875 V rms                 | Basic insulation at 800 V rms<br>(1131 V peak)  |
|                                                                              | Reinforced insulation at 400 V rms<br>(565 V peak)                                         | Repetitive maximum voltage (V <sub>IORM</sub> ) = 1237 V peak    | Reinforced insulation at 400 V rms (565 V peak) |
|                                                                              | CSA 62368-1-14, EN 62368-1:2014/A11:2017<br>and IEC 62368-1: 2014 second edition           | Surge isolation voltage ( $V_{\text{IOSM}}$ ) = 10 kV peak       |                                                 |
|                                                                              | Basic insulation at 800 V rms<br>(1131 V peak)                                             | Highest allowable overvoltage (V <sub>IOTM</sub> ) = 8000 V peak |                                                 |
|                                                                              | Reinforced insulation at 400 V rms<br>(565 V peak)                                         | Reinforced insulation                                            |                                                 |
|                                                                              | IEC 60601-1 Edition 3.1                                                                    | $V_{IOWM} = 750 \text{ V rms}$                                   |                                                 |
|                                                                              | 1 means of patient protection<br>(1 MOPP), 400 V rms (565 V peak)                          | V <sub>IORM</sub> = 1060 V peak                                  |                                                 |
|                                                                              | 2 MOPP, 250 V rms (353 V peak)                                                             | $V_{IOSM} = 6.25 \text{ kV peak}$                                |                                                 |
|                                                                              | 1 MOPP or 2 MOPP, 400 V rms (565 V peak)                                                   | V <sub>IOTM</sub> = 8000 V peak                                  |                                                 |
|                                                                              | CSA 61010-1-12 and IEC 61010-1 third edition                                               |                                                                  |                                                 |
|                                                                              | Basic insulation at 300 V rms mains, 800 V rms<br>(1131 V peak) from secondary circuit     |                                                                  |                                                 |
|                                                                              | Reinforced insulation at 300 V rms mains,<br>400 V rms (565 V peak) from secondary circuit |                                                                  |                                                 |
| File (pending)                                                               | File (pending)                                                                             | File (pending)                                                   | File (pending)                                  |

<sup>1</sup> In accordance with UL 1577, each ADM2461E/ADM2463E is proof tested by applying an insulation test voltage ≥ 6840 V rms for 1 sec.

<sup>2</sup> In accordance with DIN V VDE 0884-11, each ADM2461E/ADM2463E is proof tested by applying an insulation test voltage ≥ 2320 V peak for 1 sec (partial discharge detection limit = 5 pC).

### INSULATION AND SAFETY RELATED SPECIFICATIONS

#### Table 5. Critical Safety Related Dimensions and Material Properties

| Parameter                                                                      | Symbol  | Value | Unit   | Test Conditions/Comments                                                                                                   |
|--------------------------------------------------------------------------------|---------|-------|--------|----------------------------------------------------------------------------------------------------------------------------|
| Rated Dielectric Insulation Voltage                                            |         | 5700  | V rms  | 1-minute duration                                                                                                          |
| Minimum External Air Gap (Clearance)                                           | L(I01)  | 8.3   | mm     | Measured from input terminals to output terminals, shortest distance through air                                           |
| Minimum External Tracking (Creepage)                                           | L(102)  | 8.3   | mm     | Measured from input terminals to output terminals, shortest distance along body                                            |
| Minimum Clearance in the Plane of the Printed<br>Circuit Board (PCB Clearance) | L (PCB) | 8.1   | mm     | Measured from input terminals to output terminals, shortest distance through air, line of sight, in the PCB mounting plane |
| Minimum Internal Gap (Internal Clearance)                                      |         | 43    | µm min | Insulation distance through insulation                                                                                     |
| Tracking Resistance (Comparative Tracking Index)                               | СТІ     | >600  | V      | DIN IEC 112/VDE 0303 Part 1                                                                                                |
| Material Group                                                                 |         | I     |        | Material Group (DIN VDE 0110: 1989-01, Table 1)                                                                            |

### DIN V VDE 0884-11 (VDE 0884-11) INSULATION CHARACTERISTICS (PENDING)

The ADM2461E/ADM2463E are suitable for reinforced electrical isolation only within the safety limit data. Maintenance of the safety data must be ensured by means of protective circuits.

| Description                                                             | Test Conditions/Comments                                                                                                                                                                       | Symbol     | Characteristic | Unit   |
|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------|--------|
| CLASSIFICATIONS                                                         |                                                                                                                                                                                                |            |                |        |
| Installation Classification per DIN VDE 0110<br>for Rated Mains Voltage |                                                                                                                                                                                                |            |                |        |
| ≤600 V rms                                                              | Reinforced insulation                                                                                                                                                                          |            | l to IV        |        |
| ≤750 V rms                                                              | Reinforced insulation                                                                                                                                                                          |            | l to III       |        |
| ≤875 V rms                                                              | Basic insulation                                                                                                                                                                               |            | l to IV        |        |
| Climatic Classification                                                 |                                                                                                                                                                                                |            | 40/125/21      |        |
| Pollution Degree                                                        | DIN VDE 0110, see Table 1                                                                                                                                                                      |            | 2              |        |
| VOLTAGE                                                                 |                                                                                                                                                                                                |            |                |        |
| Maximum Working Insulation Voltage                                      | Basic insulation                                                                                                                                                                               | VIOWM      | 875            | V rms  |
|                                                                         | Reinforced insulation                                                                                                                                                                          |            | 750            | V rms  |
| Maximum Repetitive Peak Insulation Voltage                              | Basic insulation                                                                                                                                                                               | VIORM      | 1237           | V peak |
|                                                                         | Reinforced insulation                                                                                                                                                                          |            | 1060           | V peak |
| Maximum DC Working Insulation Voltage                                   | Basic insulation                                                                                                                                                                               | VIOWM (DC) | 1237           | V dc   |
|                                                                         | Reinforced insulation                                                                                                                                                                          |            | 1060           | V dc   |
| Input to Output Test Voltage                                            |                                                                                                                                                                                                | VPR        |                |        |
| Method b1                                                               | $V_{IORM} \times 1.875 = V_{PR}$ , 100% production tested,<br>t <sub>m</sub> = 1 sec, partial discharge < 5 pC                                                                                 |            | 2320           | V peak |
| Method a                                                                |                                                                                                                                                                                                |            |                |        |
| After Environmental Tests, Subgroup 1                                   | $\label{eq:Viorm} \begin{split} V_{\text{IORM}} \times 1.5 = V_{\text{pd}}(m), t_{\text{ini}} = 60 \text{ sec}, t_m = 10 \text{ sec}, \text{ partial} \\ discharge < 5 \text{ pC} \end{split}$ |            | 1856           | V peak |
| After Input and/or Safety Test,<br>Subgroup 2/Subgroup 3                | $\label{eq:Viorm} \begin{split} V_{\text{IORM}} \times 1.2 = V_{\text{pd}}(m), t_{\text{ini}} = 60 \text{ sec}, t_m = 10 \text{ sec}, \text{ partial} \\ discharge < 5 \text{ pC} \end{split}$ |            | 1485           | V peak |
| Highest Allowable Overvoltage                                           | Transient overvoltage, t <sub>TR</sub> = 10 sec                                                                                                                                                | VIOTM      | 8000           | V peak |
| Surge Isolation Voltage, Basic                                          | Peak voltage (V <sub>PEAK</sub> ) = 10 kV, 1.2 $\mu$ s rise time, 50 $\mu$ s, 50% fall time                                                                                                    | VIOSM      | 10,000         | V peak |
| Surge Isolation Voltage, Reinforced                                     | $V_{PEAK} = 10$ kV, 1.2 $\mu$ s rise time, 50 $\mu$ s, 50% fall time                                                                                                                           | VIOSM      | 6250           | V peak |
| SAFETY-LIMITING VALUES                                                  | Maximum value allowed in the event of a failure                                                                                                                                                |            |                |        |
| Case Temperature                                                        |                                                                                                                                                                                                | Ts         | 150            | °C     |
| Total Power Dissipation at 25°C                                         |                                                                                                                                                                                                | Ps         | 1.95           | W      |
| Insulation Resistance at Ts                                             | $V_{IO} = 500 V$                                                                                                                                                                               | Rs         | >109           | Ω      |



Figure 9. Thermal Derating Curve for 16-Lead, Standard, Wide Body SOIC\_W, Dependence of Safety Limiting Values with Ambient Temperature per DIN V VDE V 0884-10

21430-003

# **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25^{\circ}$ C, unless otherwise noted. All voltages are relative to the respective ground.

#### Table 7.

| Parameter                                | Rating                             |
|------------------------------------------|------------------------------------|
|                                          | -0.5 V to +7 V                     |
| V <sub>DD2</sub> to GND <sub>2</sub>     | –0.5 V to +7 V                     |
| Digital Input Voltage (DE, RE, TxD, INV, | -0.3 V to V <sub>DD1</sub> + 0.3 V |
| and INVR)                                |                                    |
| Digital Output Voltage (RxD)             | -0.3 V to V <sub>DD1</sub> + 0.3 V |
| Driver Output/Receiver Input Voltage     | –9 V to +14 V                      |
| (A, B, Y, and Z)                         |                                    |
| Operating Temperature Range              | -40°C to +125°C                    |
| Storage Temperature Range                | –55°C to +150°C                    |
| Lead Temperature                         |                                    |
| Soldering (10 sec)                       | 260°C                              |
| Vapor Phase (60 sec)                     | 215°C                              |
| Infrared (15 sec)                        | 220°C                              |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

### THERMAL RESISTANCE

Thermal performance is directly linked to PCB design and operating environment. Careful attention to PCB thermal design is required.

 $\theta_{JA}$  is the natural convection junction to ambient thermal resistance measured in a one cubic foot sealed enclosure.

#### Table 8. Thermal Resistance

| Package Type       | Αιθ  | Unit |
|--------------------|------|------|
| RW-16 <sup>1</sup> | 63.9 | °C/W |

<sup>1</sup> Thermal impedance simulated values are based on JEDEC 2S2P thermal test board with no bias. See JEDEC JESD-51.

#### Table 10. Maximum Continuous Working Voltage<sup>1, 2</sup>

| Table 10. Maximum Continuous Working |      |        |                                                     |  |  |  |  |  |
|--------------------------------------|------|--------|-----------------------------------------------------|--|--|--|--|--|
| Parameter                            | Max  | Unit   | Reference Standard                                  |  |  |  |  |  |
| AC Voltage (Bipolar)                 |      |        |                                                     |  |  |  |  |  |
| Basic Insulation                     | 1237 | V peak | 50-year minimum lifetime                            |  |  |  |  |  |
| Reinforced Insulation                | 1060 | V peak | 50-year minimum lifetime                            |  |  |  |  |  |
| AC Voltage (Unipolar)                |      |        |                                                     |  |  |  |  |  |
| Basic Insulation                     | 2474 | V peak | 50-year minimum lifetime                            |  |  |  |  |  |
| Reinforced Insulation                | 1355 | V peak | Lifetime limited by package creepage per IEC60664-1 |  |  |  |  |  |
| DC Voltage                           |      |        |                                                     |  |  |  |  |  |
| Basic Insulation                     | 1237 | V dc   | 50-year minimum lifetime                            |  |  |  |  |  |
| Reinforced Insulation                | 830  | V dc   | Lifetime limited by package creepage per IEC60664-1 |  |  |  |  |  |

<sup>1</sup> The maximum continuous working voltage refers to continuous voltage magnitude imposed across the isolation barrier. See the Insulation Lifetime section for more details. <sup>2</sup> Values are quoted for Material Group I, Pollution Degree II.

#### ELECTROSTATIC DISCHARGE (ESD) RATINGS

The following ESD information is provided for handling of ESD-sensitive devices in an ESD protected area only.

Human body model (HBM) per ANSI/ESDA/JEDEC JS-001.

International Electrotechnical Commission (IEC) electromagnetic compatibility: Part 4-2 (IEC) per IEC 61000-4-2.

#### ESD Ratings for ADM2461E/ADM2463E

| ESD Model        | Withstand Threshold (V)                                      | Class                |  |  |
|------------------|--------------------------------------------------------------|----------------------|--|--|
| HBM              | ±4000                                                        | 3A                   |  |  |
| CDM              | ±1250                                                        | C5                   |  |  |
| IEC <sup>1</sup> | ≥±12,000 (contact discharge) to GND <sub>2</sub>             | Level 4              |  |  |
|                  | $\geq \pm 15,000$ (air discharge) to GND <sub>2</sub>        | Level 4              |  |  |
|                  | $\geq \pm 8,000$ (contact/air discharge) to GND <sub>1</sub> | Level 4 <sup>2</sup> |  |  |

<sup>1</sup> Pin A, Pin B, Pin Y, and Pin Z only.

<sup>2</sup> Limited by clearance across isolation barrier.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# **PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS**



Figure 10. ADM2461E Half-Duplex Pin Configuration

| Pin No.    | Mnemonic         | Description                                                                                                                                                                                                                                                                                                                                      |  |  |
|------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1          | V <sub>DD1</sub> | 1.7 V to 5.5 V Flexible Primary Side Power Supply. Connect a 0.1 µF decoupling capacitor between Pin 1 and Pin 2 to decouple the two supplies. An additional 10 µF decoupling capacitor can be connected between Pin 1 and Pin 2 to improve noise immunity in noisy environments.                                                                |  |  |
| 2, 8       | GND <sub>1</sub> | Ground 1, Logic Side.                                                                                                                                                                                                                                                                                                                            |  |  |
| 3          | RxD              | Receiver Output Data. When the INV pin is logic low, this output is high when A – B $\ge$ –30 mV and low when A – B $\le$ –200 mV. When the INV pin is logic high, this output is high when A – B $\le$ 30 mV and low when A – B $\ge$ 200 mV. When the RE pin is driven high, the receiver disables and this output is tristated.               |  |  |
| 4          | RE               | Receiver Enable Input. This pin is an active low input. Drive this input low to enable the receiver. Drive this input<br>high to disable the receiver.                                                                                                                                                                                           |  |  |
| 5          | DE               | Driver Output Enable. A high level on this pin enables the driver differential outputs, A and B. A low level on this pin places the outputs in a high impedance state.                                                                                                                                                                           |  |  |
| 6          | TxD              | Transmit Data Input. Data to be transmitted by the driver is applied to this input. When the INV pin is logic high, the data applied to this input is inverted.                                                                                                                                                                                  |  |  |
| 7          | INV              | Cable Invert Input. This pin is an active high input. Drive this pin high to invert the TxD signal applied and invert the A and B receiver inputs to correct for reversed cable installation. This pin is pulled internally to ground through a high impedance. If the cable invert function is not used, connect this pin to GND <sub>1</sub> . |  |  |
| 9, 15      | GND <sub>2</sub> | Isolated Ground 2 for the Integrated RS-485 Transceiver, Bus Side.                                                                                                                                                                                                                                                                               |  |  |
| 10, 11, 14 | NIC              | Not Internally Connected.                                                                                                                                                                                                                                                                                                                        |  |  |
| 12         | А                | Driver Noninverting Output/Receiver Noninverting Input.                                                                                                                                                                                                                                                                                          |  |  |
| 13         | В                | Driver Inverting Output/Receiver Inverting Input.                                                                                                                                                                                                                                                                                                |  |  |
| 16         | V <sub>DD2</sub> | 3.0 V to 5.5 V Isolated Side Power Supply. Connect a decoupling capacitor of 0.1 $\mu$ F between Pin 16 and Pin 15 to decouple the two supplies. An additional 10 $\mu$ F decoupling capacitor can be connected between Pin 16 and Pin 15 to improve noise immunity in noisy environments.                                                       |  |  |



Figure 11. ADM2463E Full Duplex Pin Configuration

| Pin No. | Mnemonic         | Description                                                                                                                                                                                                                                                                                                                                                                      |
|---------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | V <sub>DD1</sub> | 1.7 V to 5.5 V Flexible Primary Side Power Supply. Connect a 0.1 μF decoupling capacitor between Pin 1 and Pin 2 to decouple the two supplies. An additional 10 μF decoupling capacitor can be connected between Pin 1 and Pin 2 to improve noise immunity in noisy environments.                                                                                                |
| 2, 8    | GND <sub>1</sub> | Ground 1, Logic Side.                                                                                                                                                                                                                                                                                                                                                            |
| 3       | RxD              | Receiver Output Data. When the INVR pin is logic low, this output is high when the differential receiver input voltage $(A - B) \ge -30$ mV and low when $A - B \le -200$ mV. When the INVR pin is logic high, this output is high when $A - B \le -30$ mV and low when $A - B \ge -200$ mV. When the RE pin is driven high, the receiver disables and this output is tristated. |
| 4       | RE               | Receiver Enable Input. This pin is an active low input. Drive this input low to enable the receiver. Drive this input high to disable the receiver.                                                                                                                                                                                                                              |
| 5       | DE               | Driver Output Enable. A high level on this pin enables the driver differential outputs, Y and Z. A low level on this pin places the outputs in a high impedance state.                                                                                                                                                                                                           |
| 6       | TxD              | Transmit Data Input. Data to be transmitted by the driver is applied to this input.                                                                                                                                                                                                                                                                                              |
| 7       | INVR             | Receiver Cable Invert Input. This pin is an active high input. Drive this pin high to invert the A and B receiver inputs to correct for reversed cable installation. This pin is pulled internally to ground through a high impedance. If the cable invert function is not used, connect this pin to GND <sub>1</sub> .                                                          |
| 9, 15   | GND <sub>2</sub> | Isolated Ground 2 for the Integrated RS-485 Transceiver, Bus Side.                                                                                                                                                                                                                                                                                                               |
| 10      | NIC              | Not Internally Connected.                                                                                                                                                                                                                                                                                                                                                        |
| 11      | Y                | Driver Noninverting Output.                                                                                                                                                                                                                                                                                                                                                      |
| 12      | Z                | Driver Inverting Output.                                                                                                                                                                                                                                                                                                                                                         |
| 13      | В                | Receiver Inverting Input.                                                                                                                                                                                                                                                                                                                                                        |
| 14      | А                | Receiver Noninverting Input.                                                                                                                                                                                                                                                                                                                                                     |
| 16      | V <sub>DD2</sub> | 3.0 V to 5.5 V Isolated Side Power Supply. Connect a decoupling capacitor of 0.1 µF between Pin 16 and Pin 15 to decouple the two supplies. An additional 10 µF decoupling capacitor can be connected between Pin 16 and Pin 15 to improve noise immunity in noisy environments.                                                                                                 |

#### Table 12. ADM2463E Pin Function Descriptions

# **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 12.  $V_{DD2}$  Supply Current vs. Temperature, Data Rate = 500 kbps, No Load



Figure 13.  $V_{DD2}$  Supply Current vs. Temperature, Data Rate = 500 kbps,  $R_L$  = 120  $\Omega$ 



Figure 14.  $V_{DD2}$  Supply Current vs. Temperature, Data Rate = 500 kbps,  $R_L = 54 \Omega$ 



Figure 15.  $V_{DD2}$  Supply Current vs. Data Rate,  $T_A = 25^{\circ}$ C, No Load





Figure 17.  $V_{DD2}$  Supply Current vs. Data Rate,  $T_A = 25$  °C,  $R_L = 54 \Omega$ 



Figure 18. V<sub>DD1</sub> Supply Current vs. Data Rate



Figure 19. Driver Differential Output Voltage vs. Temperature



Figure 20. Driver Output Current vs. Driver Differential Output Voltage



Figure 21. Driver Output Current vs. Driver Output High Voltage



Figure 22. Driver Output Current vs. Driver Output Low Voltage



Figure 23. Driver Differential Propagation Delay vs. Temperature

# Data Sheet



#### Figure 24. Driver Switching at 500 kbps



Figure 25. Receiver Output High Voltage vs. Receiver Output Current

# ADM2461E/ADM2463E



Figure 26. Receiver Output Low Voltage vs. Receiver Output Current



Figure 27. Receiver Output High Voltage vs. Temperature



Figure 28. Receiver Output Low Voltage vs. Temperature



Figure 29. Receiver Propagation Delay vs. Temperature



Figure 30. Receiver Switching at 500 kbps

# **TEST CIRCUITS AND SWITCHING CHARACTERISTICS**



Figure 31. Driver Voltage Measurement, |V<sub>OD2</sub>|



Figure 32. Driver Voltage Measurement over Common-Mode Range, |V<sub>OD3</sub>|



Figure 33. Driver Propagation Delay Measurement (See Figure 3 for Timing Diagram)



Figure 34. Driver Enable or Disable Time Measurement (See Figure 5 for Timing Diagram)



Figure 35. Receiver Propagation Delay Time Measurement (See Figure 4 for Timing Diagram)



Figure 36. Receiver Enable or Disable Time Measurement (See Figure 6 for Timing Diagram)



Figure 37. CMTI Test Diagram, Half-Duplex



Figure 38. CMTI Test Diagram, Full Duplex

# THEORY OF OPERATION ROBUST LOW POWER DIGITAL ISOLATOR

The ADM2461E/ADM2463E feature a low power, digital isolator block to galvanically isolate the primary and secondary sides of the device. The use of coplanar transformer coils with an on or off keying modulation scheme allows high data throughput across the isolation barrier while minimizing any radiated emissions. This architecture provides a robust digital isolator with immunity to common-mode transients >250 kV/µs across the full temperature and supply range of the device. The digital isolator circuitry features a flexible  $V_{DD1}$  power supply with an input voltage range of 1.7 V to 5.5 V.



Figure 39. Switching Correctly in the Presence of >250 kV/µs Common-Mode Transients

### HIGH DRIVER DIFFERENTIAL OUTPUT VOLTAGE

The ADM2461E/ADM2463E feature a proprietary transmitter architecture with a low driver output impedance that results in an increased differential output voltage. This architecture is useful when operating the device at lower data rates over long cable runs where the dc resistance of the transmission line dominates the signal attenuation. In these applications, the increased differential voltage extends the reach of the device to longer cable lengths. When operated as a 5 V transceiver (V<sub>DD2</sub> > 4.5 V), the ADM2461E/ADM2463E meet or exceed the Profibus requirement of a minimum 2.1 V differential output voltage.

### **IEC61000-4-2 ESD PROTECTION**

ESD is the sudden transfer of electrostatic charge between bodies at different potentials, which is either caused by near contact or induced by an electric field. ESD has the characteristics of a high current in a short time period. The primary purpose of the IEC61000-4-2 test is to determine system immunity to external ESD events outside the system during operation. IEC61000-4-2 describes testing using two coupling methods: contact discharge and air discharge. Contact discharge implies a direct contact between the discharge gun and the equipment under test (EUT). During air discharge testing, the charged electrode of the discharge gun is moved toward the EUT until a discharge occurs as an arc across the air gap. The discharge gun does not make direct contact with the EUT during air discharge testing. Factors including humidity, temperature, barometric pressure, distance, and rate of approach to the EUT affect the results and repeatability of the air discharge test. Air discharge testing is a more accurate representation of an actual ESD event than the contact discharge method but is not as repeatable. Therefore, contact discharge is the preferred test method. During testing, the EUT data port is subjected to at least 10 positive and 10 negative single discharges. Test voltage selection depends on the system end environment. Figure 40 shows the 8 kV contact discharge current waveform, as described in the IEC61000-4-2 specification. Waveform parameters include rise times of <1 ns and pulse widths of ~60 ns.



# **Data Sheet**

Figure 41 shows the 8 kV contact discharge current waveform from the IEC61000-4-2 standard compared to the HBM ESD 8 kV waveform. Figure 41 shows that the two standards specify a different waveform shape and peak current ( $I_{PEAK}$ ). The  $I_{PEAK}$ associated with an IEC61000-4-2 8 kV pulse is 30 A, whereas the corresponding  $I_{PEAK}$  for HBM ESD is more than five times less at 5.33 A. The other key difference between the two standards is the rise time of the initial voltage spike. The IEC61000-4-2 ESD waveform has a faster rise time of 1 ns compared to the 10 ns associated with the HBM ESD waveform. The amount of power associated with an IEC ESD waveform is greater than that of an HBM ESD waveform. The HBM ESD standard requires the EUT to be subjected to at least three positive and three negative discharge tests, whereas the IEC ESD standard requires the EUT to be subjected to at least 10 positive and 10 negative discharge tests.

The ADM2461E/ADM2463E are rated to  $\geq \pm 12$  kV contact ESD protection and  $\geq \pm 15$  kV air ESD protection between the RS-485 bus pins (A, B, Y, and Z) and the GND<sub>2</sub> pin according to the IEC61000-4-2 standard. The isolation barrier provides  $\pm 8$ kV contact protection between the bus pins and the GND<sub>1</sub> pin. These devices with IEC61000-4-2 ESD ratings are better suited for operation in harsh environments when compared to other RS-485 transceivers that state varying levels of HBM ESD protection.



### **TRUTH TABLES**

Table 14 and Table 15 use the abbreviations defined in Table 13.  $V_{DD1}$  supplies the DE, TxD,  $\overline{RE}$ , RxD, INV, and INVR pins only.

s

| Table 13. Truth Table Abbreviation |
|------------------------------------|
|------------------------------------|

| Letter | Description          |
|--------|----------------------|
| Н      | High level           |
| I      | Indeterminate        |
| L      | Low level            |
| Х      | Any state            |
| Z      | High impedance (off) |

| Supply Status<br>V <sub>DD1</sub> V <sub>DD2</sub> |     | Inputs |     |     | Outputs |        |   |
|----------------------------------------------------|-----|--------|-----|-----|---------|--------|---|
|                                                    |     | DE     | TxD | INV | A or Y  | B or Z |   |
|                                                    | On  | On     | Н   | Н   | L       | Н      | L |
|                                                    | On  | On     | Н   | Н   | Н       | L      | Н |
|                                                    | On  | On     | Н   | L   | L       | L      | Н |
|                                                    | On  | On     | Н   | L   | Н       | Н      | L |
|                                                    | On  | On     | L   | Х   | Х       | Z      | Z |
|                                                    | Off | On     | Х   | Х   | Х       | Z      | Z |
|                                                    | Х   | Off    | Х   | Х   | Х       | Z      | Z |
|                                                    |     |        |     |     |         |        |   |

Table 14. Transmitting Truth Table

#### Table 15. Receiving Truth Table

| Supply Status                     |     | Input                   | Outputs     |    |     |
|-----------------------------------|-----|-------------------------|-------------|----|-----|
| V <sub>DD1</sub> V <sub>DD2</sub> |     | A – B                   | INV or INVR | RE | RxD |
| On                                | On  | ≥–0.03 V                | L           | L  | Н   |
| On                                | On  | ≤0.03 V                 | н           | L  | Н   |
| On                                | On  | ≤–0.2 V                 | L           | L  | L   |
| On                                | On  | ≥0.2 V                  | н           | L  | L   |
| On                                | On  | 0.2 V < A – B < –0.03 V | L           | L  | 1   |
| On                                | On  | 0.03 V < A – B < 0.2 V  | н           | L  | 1   |
| On                                | On  | Inputs open or shorted  | L           | L  | н   |
| On                                | Х   | Х                       | х           | н  | Z   |
| On                                | Off | Х                       | х           | L  | 1   |
| Off                               | Х   | Х                       | х           | Х  | 1   |

### **RECEIVER FAIL-SAFE**

The ADM2461E/ADM2463E guarantee a logic high receiver output when the receiver inputs are shorted, open, or connected to a terminated transmission line with all drivers disabled. To achieve a fail-safe logic high output when the receiver inversion feature is disabled (INV or INVR = 0 V), the receiver input threshold is set internally between -30 mV and -200 mV. If A  $-B \ge -30 \text{ mV}$ , the RxD output is logic high. If A – B  $\leq$  –200 mV, the RxD output is logic low. To preserve the fail-safe feature when the receiver inversion feature is enabled (INV or  $INVR = V_{DD1}$ ), the inverted receiver input threshold is set internally between 30 mV and 200 mV. In the case of a terminated bus with all transmitters disabled, the termination resistor pulls the receiver differential input voltage to 0 V, which results in a logic high RxD output with a 30 mV minimum noise margin. This feature eliminates the need for the external biasing components that are usually required to implement the fail-safe feature.

These features are fully compatible with external fail-safe biasing configurations and can be used in applications with legacy devices that lack fail-safe support and in applications where additional noise margin is desired. See the AN-960 Application Note, *RS-485/RS-422 Circuit Implementation Guide*, for details on external fail-safe biasing.

### **DRIVER AND RECEIVER CABLE INVERSION**

The ADM2461E/ADM2463E feature cable inversion functionality to correct for errors during installation. This adjustment can be implemented in the software on the controller driving the RS-485 transceiver to avoid installation costs to fix wiring errors. The ADM2463E full duplex transceiver features a receiver cable invert pin, INVR, that can be used to correct receiver functionality in cases where connections to the A and B pins are made in reverse. The ADM2461E half-duplex transceiver features a single cable invert logic input pin, INV, that inverts the driver and receiver to correct for reversed connections to the A and B pins. When the receiver is inverted, the device maintains a Logic 1 receiver output with a 30 mV noise margin when inputs are shorted together or open-circuit. Figure 42 shows the receiver output in inverted and noninverted cases.



Figure 42. Noninverted RS-485 and Phase Inverted RS-485 Comparison

#### HOT SWAP INPUTS

When a circuit board is inserted into a powered (or hot) backplane, parasitic coupling from supply and ground rails to digital inputs can occur. The ADM2461E/ADM2463E contain circuitry to ensure that the RS-485 driver outputs remain in a high impedance state during power-up, and then default to the correct states. For example, when  $V_{DD1}$  and  $V_{DD2}$  power up at the same time and the  $\overline{RE}$  pin is pulled low with the DE and TxD pins pulled high, the A and B outputs remain in high impedance until the outputs settle at an expected default high for the A pin and expected default low for the B pin.

### **192 TRANSCEIVERS ON THE BUS**

The standard RS-485 receiver input impedance is  $12 \text{ k}\Omega$  (1 unit load) and the standard driver can drive up to 32 unit loads. The ADM2461E/ADM2463E transceivers have a 1/6 unit load receiver input impedance (equivalent to  $72 \text{ k}\Omega$ ) that allows up to 192 transceivers to be connected in parallel on one communication line. Any combination of these devices and other RS-485 transceivers with a total of 32 unit loads or fewer can be connected to the line.

### **DRIVER OUTPUT PROTECTION**

The ADM2461E/ADM2463E have two methods to prevent excessive output current and power dissipation caused either by faults or by bus contention. Current-limit protection on the output stage provides immediate protection against short circuits over the entire common-mode voltage range. In addition, a thermal shutdown circuit forces the driver outputs into a high impedance state if the die temperature rises excessively. This circuitry disables the driver outputs when a die temperature of 150°C is reached. As the device cools, the drivers are re-enabled at a temperature of 140°C.

## APPLICATIONS INFORMATION PCB LAYOUT AND ELECTROMAGNETIC INTERFERENCE (EMI)

The ADM2461E/ADM2463E use a low power, on or off keying encoding scheme for robust communication with minimal radiated emissions. These devices can meet EN55032 and CISPR 32 Class B requirements with margin on a standard 2-layer PCB, without the need for complex and area intensive layout techniques.

### MAXIMUM DATA RATE vs. AMBIENT TEMPERATURE

Under a large current load, power dissipation within the transceiver can limit the maximum ambient temperature achievable while retaining a silicon junction temperature below 150°C. This internal power dissipation is related to application conditions including supply voltage configuration, switching frequency, effective load on the RS-485 bus, and the amount of time the transceiver is in transmit mode. Thermal performance also depends on the PCB design and thermal characteristics of a system.

For high temperature applications above 85°C with a fully loaded RS-485 bus (equivalent to 54  $\Omega$  bus resistance) operating with a  $V_{DD2}$  supply of 5 V  $\pm$  10%, limiting the transmitter data rate to 300 kbps is recommended. The thermal resistance ( $\theta_{JA}$ ) of the package can be used in conjunction with the typical performance curves for the  $V_{DD2}$  supply current to calculate the maximum data rate for a given ambient temperature.

### **ISOLATED PROFIBUS SOLUTION**

The ADM2461E features a transceiver that meets the requirements of an isolated Profibus node. When operating the ADM2461E as a Profibus transceiver, ensure that the  $V_{DD2}$  power supply is a minimum of 4.5 V. The ADM2461E is acceptable for use in Profibus applications as a result of the following characteristics:

- The output driver meets or exceeds the Profibus differential output requirements. To ensure that the transmitter differential output does not exceed 7 V p-p over all conditions, place 10 Ω resistors in series with the A and B transmitter outputs.
- Low bus pin capacitance of 28 pF.
- Class I (no loss of data) immunity to IEC61000-4-4 electrical fast transients (EFTs) up to ±1 kV with respect to the GND<sub>2</sub> pin can be achieved using a Profibus shielded cable. IEC 61000-4-4 Class I up to ±3 kV can be achieved with the addition of a 470 pF capacitor connected between the GND<sub>1</sub> pin and the RxD output pin.

### EMC, EFT, AND SURGE PROTECTION

In applications where additional levels of protection against IEC61000-4-5 EFT or IEC61000-4-4 surge events are required, external protection circuits can be added to enhance the EMC robustness of the device. See Figure 43 for a recommended EMC protection circuit that uses a series of SM712 transient voltage suppressors (TVS) and 10  $\Omega$  pulse proof resistors to achieve Level 2 IEC61000-4-5 surge protection and an excess of Level 4 IEC61000-4-2 ESD and IEC61000-4-4 EFT protection. Table 16 and Table 17 list the recommended protection components and protection levels for this circuit.



Figure 43. Isolated RS-485 Solution with ESD, EFT, and Surge Protection

# Table 16. Recommended Components for ESD, EFT, and Surge Protection Solution

| Recommended Components            | Part Number        |  |  |
|-----------------------------------|--------------------|--|--|
| TVS                               | CDSOT23-SM712      |  |  |
| 10 $\Omega$ Pulse Proof Resistors | CRCW060310R0FKEAHP |  |  |

#### Table 17. Protection Levels with Recommend Circuit

| EMC Standard                | Protection Level (kV)           |  |  |
|-----------------------------|---------------------------------|--|--|
| ESD—Contact (IEC 61000-4-2) | $\geq \pm 30$ (exceeds Level 4) |  |  |
| ESD—Air (IEC 61000-4-2)     | $\geq \pm 30$ (exceeds Level 4) |  |  |
| EFT (IEC 61000-4-4)         | $\geq \pm 4$ (exceeds Level 4)  |  |  |
| Surge (IEC 61000-4-5)       | $\geq \pm 1$ (Level 2)          |  |  |

### **INSULATION LIFETIME**

All insulation structures eventually break down when subjected to voltage stress over a sufficiently long period of time. The rate of insulation degradation depends on the characteristics of the voltage waveform applied across the insulation and on the materials and material interfaces.

The two types of insulation degradation of primary interest are breakdown along surfaces exposed to the air and insulation wear out. Surface breakdown is the phenomenon of surface tracking and is the primary determinant of surface creepage requirements in system level standards. Insulation wear out is the phenomenon where charge injection or displacement currents inside the insulation material cause long-term insulation degradation.

#### Surface Tracking

Surface tracking is addressed in electrical safety standards by setting a minimum surface creepage based on the working voltage, the environmental conditions, and the properties of the insulation material. Safety agencies perform characterization testing on the surface insulation of components to allow the components to be categorized in different material groups. Lower material group ratings are more resistant to surface tracking and can provide adequate lifetime with smaller creepage. The minimum creepage for a given working voltage and material group is in each system level standard and is based on the total rms voltage across the isolation, pollution degree, and material group. See Table 5 for the material group and creepage information for the ADM2461E/ ADM2463E isolated RS-485 transceivers.

#### **Insulation Wear Out**

The lifetime of insulation caused by wear out is determined by the insulation thickness, the material properties, and the voltage stress applied across the insulation. Ensure that the product lifetime is adequate at the application working voltage. The working voltage supported by an isolator for wear out may not be the same as the working voltage supported for tracking. The working voltage applicable to tracking is specified in most standards.

Testing and modeling show that the primary driver of long-term degradation is displacement current in the polyimide insulation, which causes incremental damage. The stress on the insulation can be divided into broad categories such as dc stress and ac component, time varying voltage stress. DC stress causes little wear out because there is no displacement current. AC component, time varying voltage stress causes wear out.

The ratings in certification documents are typically based on 60 Hz sinusoidal stress to reflect isolation from the line voltage. However, many practical applications have combinations of 60 Hz ac and dc across the barrier, as shown in Equation 1. Because only the ac portion of the stress causes wear out, the equation can be rearranged to solve for the ac rms voltage, as shown in Equation 2. For insulation wear out with the polyimide materials used in these products, the ac rms voltage determines the product lifetime.

$$V_{RMS} = \sqrt{V_{AC\,RMS}^{2} + V_{DC}^{2}} \tag{1}$$

or

$$V_{AC\,RMS} = \sqrt{V_{RMS}^{2} - V_{DC}^{2}}$$
(2)

where:

 $V_{RMS}$  is the total rms working voltage.

 $V_{ACRMS}$  is the time varying portion of the working voltage.

 $V_{DC}$  is the dc offset of the working voltage.

#### Calculation and Use of Parameters Example

The following example frequently arises in power conversion applications. Assume that the line voltage on one side of the isolation barrier is 240 V ac rms and that a 400 V dc bus voltage is present on the other side of the isolation barrier. The isolator material is polyimide. To establish the critical voltages in determining the creepage, clearance, and lifetime of a device, see Figure 44, Equation 3, and Equation 4, where  $V_{PEAK}$  is the peak voltage.



Figure 44. Critical Voltage Example

For this example, the  $V_{\mbox{\tiny RMS}}$  from Equation 1 is calculated as follows:

$$V_{RMS} = \sqrt{240^2 + 400^2} = 466 \text{ V}$$
(3)

This  $V_{RMS}$  value is the working voltage used together with the material group and pollution degree when looking up the creepage required by a system standard.

To determine if the lifetime is adequate, obtain  $V_{AC RMS}$ . To calculate  $V_{AC RMS}$  for this example, use Equation 2 as follows:

$$V_{AC\,RMS} = \sqrt{466^2 - 400^2} = 240 \,\mathrm{V}\,\mathrm{rms}$$
 (4)

In this case,  $V_{AC RMS}$  is the line voltage of 240 V rms. This calculation is more relevant when the waveform is not sinusoidal. The  $V_{AC RMS}$  value is compared to the limits for the working ac voltage in Table 10 for the expected lifetime (which is less than a 60 Hz sine wave) and is well within the limit for a 50-year service life.

Note that the dc working voltage limit is set by the creepage of the package, as specified in IEC60664-1. This dc value can differ for specific system level standards.

# **OUTLINE DIMENSIONS**



Figure 45. 16-Lead Standard Small Outline Package [SOIC\_W] Wide Body (RW-16) Dimensions shown in millimeters and (inches)

#### **ORDERING GUIDE**

| Model <sup>1</sup> | Data Rate (Mbps) | Duplex | Temperature Range | Package Description          | Package Option |
|--------------------|------------------|--------|-------------------|------------------------------|----------------|
| ADM2461EBRWZ       | 0.5              | Half   | -40°C to +125°C   | 16-Lead SOIC_W               | RW-16          |
| ADM2461EBRWZ-R7    | 0.5              | Half   | -40°C to +125°C   | 16-Lead SOIC_W               | RW-16          |
| ADM2463EBRWZ       | 0.5              | Full   | -40°C to +125°C   | 16-Lead SOIC_W               | RW-16          |
| ADM2463EBRWZ-RL7   | 0.5              | Full   | -40°C to +125°C   | 16-Lead SOIC_W               | RW-16          |
| EVAL-ADM2461EEBZ   |                  |        |                   | Half-Duplex Evaluation Board |                |
| EVAL-ADM2463EEBZ   |                  |        |                   | Full Duplex Evaluation Board |                |

<sup>1</sup> Z = RoHS Compliant Part.

©2020 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D21430-6/20(0)



www.analog.com

Rev. 0 | Page 21 of 21