













OPA192, OPA2192, OPA4192

SBOS620E - DECEMBER 2013-REVISED NOVEMBER 2015

# OPAx192 36-V, Precision, Rail-to-Rail Input/Output, Low Offset Voltage, Low Input Bias Current Op Amp with e-trim™

#### **Features**

Low Offset Voltage: ±5 μV

Low Offset Voltage Drift: ±0.2 µV/°C

Low Noise: 5.5 nV/√Hz at 1 kHz

High Common-Mode Rejection: 140 dB

Low Bias Current: ±5 pA

Rail-to-Rail Input and Output

Wide Bandwidth: 10 MHz GBW

High Slew Rate: 20 V/µs

Low Quiescent Current: 1 mA per Amplifier

Wide Supply: ±2.25 V to ±18 V, 4.5 V to 36 V

EMI/RFI Filtered Inputs

Differential Input Voltage Range to Supply Rail

High Capacitive Load Drive Capability: 1 nF

**Industry Standard Packages:** 

Single in SOIC-8, SOT-23-5, and VSSOP-8

Dual in SOIC-8 and VSSOP-8

Quad in SOIC-14 and TSSOP-14

# Applications

- Multiplexed Data-Acquisition Systems
- Test and Measurement Equipment
- High-Resolution ADC Driver Amplifiers
- SAR ADC Reference Buffers
- **Programmable Logic Controllers**
- High-Side and Low-Side Current Sensing
- **High Precision Comparator**

# 3 Description

The OPAx192 family (OPA192, OPA2192, and OPA4192) is a new generation of 36-V, e-trim operational amplifiers.

These devices offer outstanding dc precision and ac performance, including rail-to-rail input/output, low offset ( $\pm 5 \mu V$ , typ), low offset drift ( $\pm 0.2 \mu V/^{\circ}C$ , typ), and 10-MHz bandwidth.

Unique features such as differential input-voltage range to the supply rail, high output current (±65 mÅ), high capacitive load drive of up to 1 nF, and high slew rate (20 V/µs) make the OPA192 a robust, highperformance operational amplifier for high-voltage industrial applications.

The OPA192 family of op amps is available in standard packages and is specified from -40°C to +125°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |  |  |  |
|-------------|------------|-------------------|--|--|--|--|
|             | SOIC (8)   | 4.90 mm × 3.90 mm |  |  |  |  |
| OPA192      | SOT-23 (5) | 2.90 mm × 1.60 mm |  |  |  |  |
|             | VSSOP (8)  | 3.00 mm × 3.00 mm |  |  |  |  |
| OD40400     | SOIC (8)   | 4.90 mm × 3.90 mm |  |  |  |  |
| OPA2192     | VSSOP (8)  | 3.00 mm × 3.00 mm |  |  |  |  |
| ODA 4400    | SOIC (14)  | 8.65 mm x 3.90 mm |  |  |  |  |
| OPA4192     | TSSOP (14) | 5.00 mm x 4.40 mm |  |  |  |  |

(1) For all available packages, see the package option addendum at the end of the data sheet.

#### OPA192 in a High-Voltage, Multiplexed, Data-Acquisition System





# **Table of Contents**

| 2 | Features 1                                                                                |    |                                      | 23               |
|---|-------------------------------------------------------------------------------------------|----|--------------------------------------|------------------|
|   | Applications 1                                                                            |    | 8.2 Functional Block Diagram         | 23               |
| 3 | Description 1                                                                             |    | 8.3 Feature Description              | 24               |
| 4 | Revision History2                                                                         |    | 8.4 Device Functional Modes          | 30               |
| 5 | Pin Configuration and Functions 4                                                         | 9  | Application and Implementation       | 31               |
| 6 | Specifications6                                                                           |    | 9.1 Application Information          | 31               |
| • | 6.1 Absolute Maximum Ratings                                                              |    | 9.2 Typical Applications             | <mark>3</mark> 1 |
|   | 6.2 ESD Ratings                                                                           | 10 | Power-Supply Recommendations         | 35               |
|   | 6.3 Recommended Operating Conditions                                                      | 11 | Layout                               | 35               |
|   | 6.4 Thermal Information: OPA192                                                           |    | 11.1 Layout Guidelines               | 35               |
|   | 6.5 Thermal Information: OPA2192                                                          |    | 11.2 Layout Example                  | 36               |
|   | 6.6 Thermal Information: OPA4192                                                          | 12 | Device and Documentation Support     | 37               |
|   | 6.7 Electrical Characteristics: V <sub>S</sub> = ±4 V to ±18 V (V <sub>S</sub> =          |    | 12.1 Device Support                  |                  |
|   | +8 V to +36 V)                                                                            |    | 12.2 Documentation Support           | 37               |
|   | 6.8 Electrical Characteristics: $V_S = \pm 2.25 \text{ V}$ to $\pm 4 \text{ V}$ ( $V_S =$ |    | 12.3 Related Links                   |                  |
|   | +4.5 V to +8 V)                                                                           |    | 12.4 Community Resources             | 37               |
|   | 6.9 Typical Characteristics                                                               |    | 12.5 Trademarks                      | 38               |
|   | 6.10 Typical Characteristics                                                              |    | 12.6 Electrostatic Discharge Caution | 38               |
| 7 | Parameter Measurement Information 21                                                      |    | 12.7 Glossary                        | 38               |
|   | 7.1 Input Offset Voltage Drift21                                                          | 13 | Mechanical, Packaging, and Orderable |                  |
| 8 | Detailed Description 23                                                                   |    | Information                          | 38               |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | hanges from Revision D (September 2015) to Revision E             | Page |
|---|-------------------------------------------------------------------|------|
| • | Changed PW package from product preview to production data        | 1    |
| • | Added PW package to test condition for input offset voltage drift | 8    |
| • | Added PW package to test condition for input offset voltage drift | 10   |
| • | Added PW package condition to Figure 8                            | 13   |
| • | Added PW package condition to Figure 10                           | 13   |
| • | Added PW package condition to Figure 52                           | 22   |
| • | Changed Figure 70 to fix typos                                    | 36   |

| CI | hanges from Revision C (March 2015) to Revision D                                                                                         | Page |
|----|-------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Changed device status to Production Data; OPA4192 released to Production                                                                  | 1    |
| •  | Deleted footnote 2 from Device Information table                                                                                          | 1    |
| •  | Deleted footnote 2 from Pin Configuration and Functions section                                                                           | 4    |
| •  | Changed ESD Ratings table: added correct OPA4192 CDM specifications                                                                       | 6    |
| •  | Added Frequency Response, Crosstalk parameter to Electrical Characteristics: $V_S = \pm 4 \text{ V to } \pm 18 \text{ V}$ table           | g    |
| •  | Added Frequency Response, Crosstalk parameter to Electrical Characteristics: $V_S = \pm 2.25 \text{ V to } \pm 4 \text{ V table } \dots$  | 11   |
| •  | Changed <i>Typical Characteristics</i> to current standards (split curves and table of graphs into separate sections to be SDS compliant) |      |
| •  | Added Crosstalk vs Frequency row to Table 1                                                                                               |      |
| •  | Added Figure 48                                                                                                                           | 20   |

Submit Documentation Feedback

Copyright © 2013–2015, Texas Instruments Incorporated



| CI       | nanges from Revision B (March 2014) to Revision C                                                                                                                                                                                                                             | Page |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •        | Added CDM row for OPA2192, OPA4192 in ESD Ratings table                                                                                                                                                                                                                       | 6    |
| •        | Changed input offset voltage values for V <sub>CM</sub> ≥ (V+) – 1.5 V test condition                                                                                                                                                                                         | 8    |
| •        | Changed Input offset voltage parameter typical specs for $V_{CM} = (V+) - 1.5 \text{ V}$ test conditions                                                                                                                                                                      |      |
| •        | Changed test conditions for dV <sub>os</sub> /dT parameter                                                                                                                                                                                                                    | 8    |
| •        | Changed input offset voltage max values and test conditions for $V_{CM} = (V+) - 3 V$ test condition                                                                                                                                                                          | 10   |
| •        | Changed input offset voltage values and test conditions for $V_{CM} = (V+) - 1.5 \text{ V}$ test condition                                                                                                                                                                    | 10   |
| •        | Changed Input offset voltage parameter typical specs for $V_{CM} = (V+) - 1.5 \text{ V}$ test conditions                                                                                                                                                                      | 10   |
| •        | Changed test conditions for dV <sub>OS</sub> /dT parameter                                                                                                                                                                                                                    | 10   |
| <u>.</u> | Added text to last bullet of Layout Guidelines section                                                                                                                                                                                                                        | 35   |
| CI       | nanges from Revision A (January 2014) to Revision B                                                                                                                                                                                                                           | Page |
| •        | Added ESD Ratings and Recommended Operating Conditions tables, and <i>Parameter Measurement Information</i> , <i>Application and Implementation</i> , <i>Power-Supply Recommendations</i> , and <i>Device and Documentation Support</i> sections, and moved existing sections |      |
| •        | Changed all OPA192 and OPA2192 packages to production data                                                                                                                                                                                                                    |      |
| •        | Changed package names to latest standard; changed all MSOP to VSSOP, SO to SOIC, and SOT23 to SOT                                                                                                                                                                             | 1    |
| •        | Deleted DCK package pin configuration                                                                                                                                                                                                                                         | 4    |
| •        | Added thermal information for OPA192 DBV and DGK packages                                                                                                                                                                                                                     |      |
| •        | Added OPA2192 and OPA4192 Thermal Information tables                                                                                                                                                                                                                          | 7    |
| •        | Added rows with additional test conditions to input offset voltage parameter                                                                                                                                                                                                  |      |
| •        | Changed Input offset voltage drift parameter                                                                                                                                                                                                                                  | 8    |
| •        | Changed CMRR test conditions                                                                                                                                                                                                                                                  | 8    |
| •        | Added rows with additional test conditions to input offset voltage parameter                                                                                                                                                                                                  | 10   |
| •        | Changed Input offset voltage drift parameter                                                                                                                                                                                                                                  | 10   |
| •        | Changed PSSR parameter                                                                                                                                                                                                                                                        | 10   |
| •        | Changed CMRR test conditions                                                                                                                                                                                                                                                  | 10   |
| •        | Added Output section                                                                                                                                                                                                                                                          | 1′   |
| •        | Added typical characteristic curves to Table 1                                                                                                                                                                                                                                | 12   |
| •        | Added T <sub>A</sub> = 25°C to Typical Characteristics condition line                                                                                                                                                                                                         | 12   |
| •        | Added nine new histogram plots from Figure 2 to Figure 10                                                                                                                                                                                                                     | 13   |
| •        | Changed Figure 11 to show more units                                                                                                                                                                                                                                          | 13   |
| •        | Changed Figure 19                                                                                                                                                                                                                                                             | 15   |
| •        | Added text to Application Information section                                                                                                                                                                                                                                 | 3′   |
| •        | Changed text in Layout Guidelines section                                                                                                                                                                                                                                     | 35   |
| CI       | nanges from Original (December 2013) to Revision A                                                                                                                                                                                                                            | Page |
| •        | Changed first paragraph of 16-Bit Precision Multiplexed Data-Acquisition System section                                                                                                                                                                                       | 3′   |
| •        | Changed Figure 66 and title                                                                                                                                                                                                                                                   | 31   |
| •        | Changed TIDU181 reference design title                                                                                                                                                                                                                                        | 32   |



# 5 Pin Configuration and Functions

DBV Package: OPA192 5-Pin SOT Top View



#### D and DGK Packages: OPA192 8-Pin SOIC and VSSOP Top View



(1) NC = No internal connection.

#### D and DGK Packages: OPA2192 8-Pin SOIC and VSSOP Top View



#### D and PW Packages: OPA4192 14-Pin SOIC and TSSOP Top View





Pin Functions: OPA192

| PIN  |                          |           |                      |                                               |
|------|--------------------------|-----------|----------------------|-----------------------------------------------|
| NAME | OPA192                   |           | 1/0                  | DESCRIPTION                                   |
|      | D (SOIC),<br>DGK (VSSOP) | DBV (SOT) |                      | DESCRIPTION                                   |
| +IN  | 3                        | 3         | I Noninverting input |                                               |
| -IN  | 2                        | 4         | I Inverting input    |                                               |
| NC   | 1, 5, 8                  | _         | _                    | No internal connection (can be left floating) |
| OUT  | 6                        | 1         | 0                    | Output                                        |
| V+   | 7                        | 5         | _                    | Positive (highest) power supply               |
| V-   | 4                        | 2         | _                    | Negative (lowest) power supply                |

## Pin Functions: OPA2192 and OPA4192

|       | PIN                      |                         |     |                                 |
|-------|--------------------------|-------------------------|-----|---------------------------------|
|       | OPA2192                  | OPA4192                 | I/O | DESCRIPTION                     |
| NAME  | D (SOIC),<br>DGK (VSSOP) | D (SOIC),<br>PW (TSSOP) |     | Jacob Nii Holk                  |
| +IN A | 3                        | 3                       | 1   | Noninverting input, channel A   |
| +IN B | 5                        | 5                       | 1   | Noninverting input, channel B   |
| +IN C | _                        | 10                      | I   | Noninverting input, channel C   |
| +IN D | _                        | 12                      | I   | Noninverting input, channel D   |
| –IN A | 2                        | 2                       | 1   | Inverting input, channel A      |
| –IN B | 6                        | 6                       | I   | Inverting input, channel B      |
| –IN C | _                        | 9                       | 1   | Inverting input,,channel C      |
| –IN D | _                        | 13                      | 1   | Inverting input, channel D      |
| OUT A | 1                        | 1                       | 0   | Output, channel A               |
| OUT B | 7                        | 7                       | 0   | Output, channel B               |
| OUT C | _                        | 8                       | 0   | Output, channel C               |
| OUT D | _                        | 14                      | 0   | Output, channel D               |
| V+    | 8                        | 4                       | _   | Positive (highest) power supply |
| V-    | 4                        | 11                      | _   | Negative (lowest) power supply  |

Copyright © 2013–2015, Texas Instruments Incorporated



# 6 Specifications

# 6.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                     |                                     |                                       | MIN                        | MAX               | UNIT |  |
|-------------------------------------|-------------------------------------|---------------------------------------|----------------------------|-------------------|------|--|
| Supply voltage, $V_S = (V+) - (V-)$ |                                     |                                       | ±20<br>(40, single supply) | V                 |      |  |
| Signal input pins                   | Voltage                             | Common-mode                           | (V-) - 0.5                 | (V+) + 0.5        | V    |  |
|                                     | Voltage                             | Differential                          |                            | (V+) - (V-) + 0.2 | V    |  |
|                                     | Current                             | Current                               |                            | ±10               | mA   |  |
| Output short circuit (2)            | Output short circuit <sup>(2)</sup> |                                       |                            | Continuous        |      |  |
|                                     | Operating range                     | 9                                     | -55                        | 150               |      |  |
| Temperature                         | Junction                            | Junction<br>Storage, T <sub>stg</sub> |                            | 150               | °C   |  |
|                                     | Storage, T <sub>stg</sub>           |                                       |                            | 150               |      |  |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±4000 | V    |
| OPA192             |                         |                                                                                |       |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2)            | ±1000 | V    |
| OPA2192            |                         |                                                                                |       |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750  | V    |
| OPA4192            |                         |                                                                                |       |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2)            | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                     | MIN         | NOM MAX  | UNIT |
|-------------------------------------|-------------|----------|------|
| Supply voltage, $V_S = (V+) - (V-)$ | 4.5 (±2.25) | 36 (±18) | V    |
| Specified temperature               | -40         | +125     | °C   |

<sup>(2)</sup> Short-circuit to ground, one amplifier per package.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### 6.4 Thermal Information: OPA192

|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | DBV (SOT) | DGK (VSSOP) | UNIT |
|-----------------------|----------------------------------------------|----------|-----------|-------------|------|
|                       |                                              | 8 PINS   | 5 PINS    | 8 PINS      |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 115.8    | 158.8     | 180.4       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case(top) thermal resistance     | 60.1     | 60.7      | 67.9        | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 56.4     | 44.8      | 102.1       | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 12.8     | 1.6       | 10.4        | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 55.9     | 4.2       | 100.3       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case(bottom) thermal resistance  | N/A      | N/A       | N/A         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

# 6.5 Thermal Information: OPA2192

|                       |                                              | OP       | OPA2192     |      |  |
|-----------------------|----------------------------------------------|----------|-------------|------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | DGK (VSSOP) | UNIT |  |
|                       |                                              | 8 PINS   | 8 PINS      |      |  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 107.9    | 158         | °C/W |  |
| $R_{\theta JC(top)}$  | Junction-to-case(top) thermal resistance     | 53.9     | 48.6        | °C/W |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 48.9     | 78.7        | °C/W |  |
| ΨЈТ                   | Junction-to-top characterization parameter   | 6.6      | 3.9         | °C/W |  |
| ΨЈВ                   | Junction-to-board characterization parameter | 48.3     | 77.3        | °C/W |  |
| R <sub>0JC(bot)</sub> | Junction-to-case(bottom) thermal resistance  | N/A      | N/A         | °C/W |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 6.6 Thermal Information: OPA4192

|                       |                                              | OPA      | OPA4192    |      |  |  |
|-----------------------|----------------------------------------------|----------|------------|------|--|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | PW (TSSOP) | UNIT |  |  |
|                       |                                              | 14 PINS  | 14 PINS    |      |  |  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 86.4     | 92.6       | °C/W |  |  |
| $R_{\theta JC(top)}$  | Junction-to-case(top) thermal resistance     | 46.3     | 27.5       | °C/W |  |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 41.0     | 33.6       | °C/W |  |  |
| ΨЈТ                   | Junction-to-top characterization parameter   | 11.3     | 1.9        | °C/W |  |  |
| ΨЈВ                   | Junction-to-board characterization parameter | 40.7     | 33.1       | °C/W |  |  |
| R <sub>0JC(bot)</sub> | Junction-to-case(bottom) thermal resistance  | N/A      | N/A        | °C/W |  |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.



# 6.7 Electrical Characteristics: $V_S = \pm 4 \text{ V to } \pm 18 \text{ V (V}_S = +8 \text{ V to } +36 \text{ V)}$

At  $T_A$  = +25°C,  $V_{CM}$  =  $V_{OUT}$  =  $V_S$  / 2, and  $R_{LOAD}$  = 10 k $\Omega$  connected to  $V_S$  / 2, unless otherwise noted.

|                      | PARAMETER                      | TEST CON                                                                                   | DITIONS                                              | MIN        | TYP        | MAX            | UNIT                        |  |
|----------------------|--------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------|------------|------------|----------------|-----------------------------|--|
| OFFSET \             | /OLTAGE                        |                                                                                            |                                                      |            |            |                |                             |  |
|                      |                                |                                                                                            |                                                      |            | ±5         | ±25            |                             |  |
|                      |                                | T <sub>A</sub> = 0°C to 85°C                                                               |                                                      |            | ±8         | ±50            |                             |  |
|                      |                                | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                       |                                                      |            | ±10        | ±75            |                             |  |
| Vos                  | Input offset voltage           | A                                                                                          |                                                      |            | ±10        | ±40            | μV                          |  |
|                      |                                | $V_{CM} = (V+) - 1.5 V$                                                                    | T <sub>A</sub> = 0°C to 85°C                         |            | ±25        | ±150           |                             |  |
|                      |                                | S V 7                                                                                      | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ |            | ±50        | ±250           |                             |  |
|                      |                                |                                                                                            | T <sub>A</sub> = 0°C to 85°C                         |            | ±0.1       | ±0.5           |                             |  |
|                      |                                | D packages only                                                                            | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ |            | ±0.15      | ±0.8           |                             |  |
| dV <sub>OS</sub> /dT | Input offset voltage drift     |                                                                                            | T <sub>A</sub> = 0°C to 85°C                         |            | ±0.1       | ±0.8           | μV/°C                       |  |
|                      |                                | DBV. DGK. and PW packages only                                                             | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ |            | ±0.2       | ±1.0           |                             |  |
| PSRR                 | Power-supply rejection ratio   | $T_A = -40$ °C to +125°C                                                                   |                                                      |            | ±0.3       | ±1.0           | μV/V                        |  |
| INPUT BI             | AS CURRENT                     |                                                                                            |                                                      |            |            |                |                             |  |
|                      | land bing                      |                                                                                            |                                                      |            | ±5         | ±20            | pА                          |  |
| I <sub>B</sub>       | Input bias current             | $T_A = -40$ °C to +125°C                                                                   |                                                      |            |            | ±5             | nA                          |  |
|                      |                                |                                                                                            |                                                      |            | ±2         | ±20            | pА                          |  |
| los                  | Input offset current           | $T_A = -40$ °C to +125°C                                                                   |                                                      |            |            | ±2             | nA                          |  |
| NOISE                |                                |                                                                                            |                                                      | -          |            |                |                             |  |
| _                    | Input voltage noise            | $(V-) - 0.1 V < V_{CM} < (V+) - 3 V$                                                       | f = 0.1 Hz to 10 Hz                                  |            | 1.30       |                |                             |  |
| En                   |                                | $(V+) - 1.5 V < V_{CM} < (V+) + 0.1 V$                                                     | f = 0.1 Hz to 10 Hz                                  |            | 4          |                | $\mu V_{PP}$                |  |
|                      | Input voltage noise density    | 0// 0// 0// 0// 0// 0//                                                                    | f = 100 Hz                                           |            | 10.5       |                |                             |  |
|                      |                                | $(V-) - 0.1 V < V_{CM} < (V+) - 3 V$                                                       | f = 1 kHz                                            |            | 5.5        |                | nV/√ <del>Hz</del>          |  |
| e <sub>n</sub>       |                                | (//) 45// // (//) (04//                                                                    | f = 100 Hz                                           |            | 32         |                | nv/√Hz                      |  |
|                      |                                | $(V+) - 1.5 \text{ V} < V_{CM} < (V+) + 0.1 \text{ V}$ $f = 1 \text{ kHz}$                 |                                                      |            | 12.5       |                |                             |  |
| NOISE (co            | ontinued)                      |                                                                                            |                                                      |            |            |                |                             |  |
| i <sub>n</sub>       | Input current noise density    | f = 1 kHz                                                                                  |                                                      |            | 1.5        |                | fA/√Hz                      |  |
| INPUT VO             | DLTAGE                         |                                                                                            |                                                      |            |            |                |                             |  |
| V <sub>CM</sub>      | Common-mode voltage range      |                                                                                            |                                                      | (V-) - 0.1 |            | (V+) + 0.1     | V                           |  |
|                      |                                | $(V-) - 0.1 V < V_{CM} < (V+) - 3 V$                                                       |                                                      | 120        | 140        |                |                             |  |
|                      | Common made                    | (V ) 0.1 V \ VCM \ (V+) - 0 V                                                              | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 114        | 126        |                | dB                          |  |
| CMRR                 | Common-mode<br>rejection ratio | $(V+) - 1.5 V < V_{CM} < (V+)$                                                             |                                                      | 100        | 120        |                | uD.                         |  |
|                      | •                              | (V+) = 1.3 V \ VCM \ (V+)                                                                  | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 86         | 100        |                |                             |  |
|                      |                                | $(V+) - 3 V < V_{CM} < (V+) - 1.5 V$                                                       |                                                      | See        | Typical Cl | haracteristics |                             |  |
| INPUT IM             | PEDANCE                        |                                                                                            |                                                      |            |            |                |                             |  |
| Z <sub>ID</sub>      | Differential                   |                                                                                            |                                                      |            | 100    1.6 |                | MΩ    pF                    |  |
| Z <sub>IC</sub>      | Common-mode                    |                                                                                            |                                                      |            | 1    6.4   |                | 10 <sup>13</sup> Ω   <br>pF |  |
| OPEN-LO              | OP GAIN                        |                                                                                            |                                                      |            |            |                |                             |  |
|                      |                                | $(V-) + 0.6 V < V_O < (V+) - 0.6 V$                                                        |                                                      | 120        | 134        |                |                             |  |
| Δ.,                  | Open-loop voltage gain         | $R_{LOAD} = 2 \text{ k}\Omega$ $T_{\Delta} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 114                                                  | 126        |            | dB             |                             |  |
| A <sub>OL</sub>      | Open-loop voltage gain         | $(V-) + 0.3 V < V_O < (V+) - 0.3 V$                                                        |                                                      | 126        | 140        |                | ив                          |  |
|                      |                                | $R_{LOAD} = 10 \text{ k}\Omega$                                                            | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 120        | 134        |                |                             |  |

Submit Documentation Feedback

Copyright © 2013–2015, Texas Instruments Incorporated



# Electrical Characteristics: $V_S = \pm 4 \text{ V}$ to $\pm 18 \text{ V}$ ( $V_S = +8 \text{ V}$ to $\pm 36 \text{ V}$ ) (continued)

At  $T_A$  = +25°C,  $V_{CM}$  =  $V_{OUT}$  =  $V_S$  / 2, and  $R_{LOAD}$  = 10 k $\Omega$  connected to  $V_S$  / 2, unless otherwise noted.

|                 | PARAMETER                         | TE                                                             | EST CONDITIONS                           | MIN TYP                         | MAX             | UNIT |    |
|-----------------|-----------------------------------|----------------------------------------------------------------|------------------------------------------|---------------------------------|-----------------|------|----|
| FREQUE          | NCY RESPONSE                      |                                                                |                                          |                                 |                 |      |    |
| GBW             | Unity gain bandwidth              |                                                                |                                          | 10                              | )               | MHz  |    |
| SR              | Slew rate                         | G = 1, 10-V step                                               |                                          | 20                              | )               | V/µs |    |
|                 |                                   | T- 0.040/                                                      | V <sub>S</sub> = ±18 V, G = 1, 10-V step | 1.4                             |                 |      |    |
|                 | Cattling time                     | To 0.01%                                                       | V <sub>S</sub> = ±18 V, G = 1, 5-V step  | 0.9                             | )               |      |    |
| t <sub>s</sub>  | Settling time                     | To 0.001%                                                      | V <sub>S</sub> = ±18 V, G = 1, 10-V step | 2.1                             |                 | μs   |    |
|                 |                                   |                                                                | V <sub>S</sub> = ±18 V, G = 1, 5-V step  | 1.8                             | 3               |      |    |
| t <sub>OR</sub> | Overload recovery time            | $V_{IN} \times G = V_{S}$                                      |                                          | 200                             | )               | ns   |    |
| THD+N           | Total harmonic distortion + noise | G = 1, f = 1 kHz, V <sub>O</sub> = 3.5                         | V <sub>RMS</sub>                         | 0.00008%                        | 0.00008%        |      |    |
|                 | 0                                 | OPA2192 and OPA4192, at dc<br>OPA2192 and OPA4192, f = 100 kHz |                                          | 150                             |                 | -ID  |    |
|                 | Crosstalk                         |                                                                |                                          | 130                             | )               | dB   |    |
| OUTPUT          |                                   | ·!                                                             |                                          |                                 |                 | !    |    |
|                 | Voltage output swing from rail    |                                                                | No load                                  | 5                               | 15              |      |    |
|                 |                                   | Positive rail                                                  | $R_{LOAD} = 10 \text{ k}\Omega$          | 95                              | 110             | 10   |    |
| V               |                                   |                                                                | $R_{LOAD} = 2 k\Omega$                   | 430                             | 500             | mV   |    |
| Vo              |                                   |                                                                |                                          | No load                         | 5               | 15   | mv |
|                 |                                   |                                                                | Negative rail                            | $R_{LOAD} = 10 \text{ k}\Omega$ | 95              | 110  |    |
|                 |                                   |                                                                | $R_{LOAD} = 2 k\Omega$                   | 430                             | 500             |      |    |
| I <sub>SC</sub> | Short-circuit current             |                                                                |                                          | ±65                             | ;               | mA   |    |
| $C_{LOAD}$      | Capacitive load drive             |                                                                |                                          | See Typical (                   | Characteristics |      |    |
| Z <sub>O</sub>  | Open-loop output impedance        | f = 1 MHz, I <sub>O</sub> = 0 A, see Fig.                      | gure 31                                  | 375                             | i               | Ω    |    |
| POWER S         | SUPPLY                            |                                                                |                                          |                                 |                 |      |    |
|                 | Quiescent current per             | I <sub>O</sub> = 0 A                                           |                                          | 1                               | 1.2             | A    |    |
| lα              | amplifier                         | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}, I_O =$    | = 0 A                                    |                                 |                 | mA   |    |
| TEMPER          | ATURE                             |                                                                |                                          |                                 |                 |      |    |
|                 | Thermal protection (1)            |                                                                |                                          | 140                             | )               | °C   |    |

<sup>(1)</sup> For a detailed description of thermal protection, see the *Thermal Protection* section.



# 6.8 Electrical Characteristics: $V_S = \pm 2.25 \text{ V to } \pm 4 \text{ V (V}_S = +4.5 \text{ V to } +8 \text{ V)}$

At  $T_A$  = +25°C,  $V_{CM}$  =  $V_{OUT}$  =  $V_S$  / 2, and  $R_{LOAD}$  = 10 k $\Omega$  connected to  $V_S$  / 2, unless otherwise noted.

|                      | PARAMETER                      | TEST CONI                                                        | MIN                                                         | TYP        | MAX                           | UNIT           |                             |  |
|----------------------|--------------------------------|------------------------------------------------------------------|-------------------------------------------------------------|------------|-------------------------------|----------------|-----------------------------|--|
| OFFSET               | VOLTAGE                        |                                                                  |                                                             | <u> </u>   |                               |                |                             |  |
|                      |                                |                                                                  |                                                             |            | ±5                            | ±25            |                             |  |
|                      |                                | $V_{CM} = (V+) - 3 V$                                            | T <sub>A</sub> = 0°C to 85°C                                |            | ±8                            | ±50            | μV                          |  |
|                      |                                | , , , , , , , , , , , , , , , , , , ,                            | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$        |            | ±10                           | ±75            | '                           |  |
| Vos                  | Input offset voltage           | (V+) - 3.5 V < V <sub>CM</sub> < (V+) - 1.5 V                    | <i>N</i>                                                    | See Commo  | See Common-Mode Voltage Range |                |                             |  |
| 00                   |                                | Sin ( )                                                          |                                                             |            | ±10 ±40                       |                |                             |  |
|                      |                                | V <sub>CM</sub> = (V+) - 1.5 V                                   | T <sub>A</sub> = 0°C to 85°C                                |            | ±25                           | ±150           | μV                          |  |
|                      |                                | Con (11)                                                         | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$        |            | ±50                           | ±250           | -                           |  |
|                      |                                | $V_{CM} = (V+) - 3 V,$                                           | $T_A = 0$ °C to 85°C                                        |            | ±0.1                          | ±0.5           |                             |  |
|                      |                                | D packages only                                                  | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$        |            | ±0.15                         | ±0.8           |                             |  |
| dV <sub>OS</sub> /dT | Input offset voltage drift     | $V_{CM} = (V+) - 3 V,$                                           | $T_A = 0$ °C to 85°C                                        |            | ±0.1                          | ±0.8           | μV/°C                       |  |
|                      |                                | DBV, DGK, and PW packages only                                   |                                                             |            | ±0.2                          | ±1.1           | μ., σ                       |  |
|                      |                                | $V_{CM} = (V+) - 1.5 \text{ V}, T_A = -40^{\circ}\text{C to } +$ |                                                             |            | ±0.5                          | ±3             |                             |  |
| 2022                 | Power-supply rejection         |                                                                  |                                                             |            |                               |                |                             |  |
| PSRR                 | ratio                          | $T_A = -40$ °C to +125°C, $V_{CM} = V_S / 2$                     | – 0.75 V                                                    |            | ±1                            |                | μV/V                        |  |
| INPUT BI             | AS CURRENT                     |                                                                  |                                                             | ·          |                               |                |                             |  |
|                      | longt bigg gurrant             |                                                                  |                                                             |            | ±5                            | ±20            | pA                          |  |
| I <sub>B</sub>       | Input bias current             | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$             |                                                             |            | ±5                            | nA             |                             |  |
|                      | lt                             |                                                                  |                                                             |            | ±2                            | ±20            | pA                          |  |
| I <sub>OS</sub>      | Input offset current           | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$             |                                                             |            |                               | ±2             | nA                          |  |
| NOISE                |                                |                                                                  |                                                             | ·          |                               |                |                             |  |
| _                    | Input voltage noise            | $(V-) - 0.1 V < V_{CM} < (V+) - 3 V, f =$                        |                                                             | 1.30       |                               |                |                             |  |
| En                   |                                | $(V+) - 1.5 V < V_{CM} < (V+) + 0.1 V, f$                        |                                                             | 4          |                               | $\mu V_{PP}$   |                             |  |
|                      |                                | (V-) - 0.1 V < V <sub>CM</sub> < (V+) - 3 V                      | f = 100 Hz                                                  |            | 10.5                          |                |                             |  |
|                      |                                |                                                                  | f = 1 kHz                                                   |            | 5.5                           |                | ,,,, <del>,,,</del>         |  |
| e <sub>n</sub>       | Input voltage noise density    |                                                                  | f = 100 Hz                                                  |            | 32                            |                | nV/√Hz                      |  |
|                      |                                |                                                                  | f = 1 kHz                                                   |            | 12.5                          |                |                             |  |
| in                   | Input current noise density    |                                                                  | f = 1 kHz                                                   |            | 1.5                           |                | fA/√Hz                      |  |
| INPUT VO             | DLTAGE                         |                                                                  |                                                             | ,          |                               |                |                             |  |
| \/                   | Common-mode voltage            |                                                                  |                                                             | 0/ ) 04    |                               | ()(1) . 0.4    |                             |  |
| V <sub>CM</sub>      | range                          |                                                                  |                                                             | (V-) - 0.1 |                               | (V+) + 0.1     | V                           |  |
|                      |                                | $(V-) - 0.1 V < V_{CM} < (V+) - 3 V$                             |                                                             | 94         | 110                           |                |                             |  |
|                      |                                | (V ) 0.1 V VCM (VI) 3 V                                          | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$        | 90         | 104                           |                | dB                          |  |
| CMRR                 | Common-mode rejection<br>ratio | $(V+) - 1.5 V < V_{CM} < (V+)$                                   |                                                             | 100        | 120                           |                | GD.                         |  |
|                      |                                | (v+) = 1.5 v < v <sub>CM</sub> < (v+)                            | 84                                                          | 100        |                               | <u> </u>       |                             |  |
|                      |                                | $(V+) - 3 V < V_{CM} < (V+) - 1.5 V$                             |                                                             | See        | Typical Cl                    | haracteristics |                             |  |
| INPUT IM             | PEDANCE                        |                                                                  |                                                             |            |                               |                |                             |  |
| $Z_{\text{ID}}$      | Differential                   |                                                                  |                                                             | 1          | 100    1.6                    |                | MΩ    pF                    |  |
| Z <sub>IC</sub>      | Common-mode                    |                                                                  |                                                             |            | 1    6.4                      |                | 10 <sup>13</sup> Ω   <br>pF |  |
| OPEN-LO              | OOP GAIN                       |                                                                  |                                                             |            |                               |                |                             |  |
|                      |                                | $(V-) + 0.6 V < V_O < (V+) - 0.6 V$                              |                                                             | 110        | 120                           |                |                             |  |
|                      | 0 1 "                          | $R_{LOAD} = 2 k\Omega$                                           | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$        | 100        | 114                           |                |                             |  |
| A <sub>OL</sub>      | Open-loop voltage gain         | $(V-) + 0.3 V < V_O < (V+) - 0.3 V,$                             |                                                             | 110        | 126                           |                | dB                          |  |
|                      |                                | $R_{LOAD} = 10 \text{ k}\Omega$                                  | $T_{\Delta} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 110        | 120                           |                |                             |  |

Submit Documentation Feedback

Copyright © 2013–2015, Texas Instruments Incorporated



# Electrical Characteristics: $V_S = \pm 2.25 \text{ V to } \pm 4 \text{ V (V}_S = \pm 4.5 \text{ V to } \pm 8 \text{ V)}$ (continued)

At  $T_A$  = +25°C,  $V_{CM}$  =  $V_{OUT}$  =  $V_S$  / 2, and  $R_{LOAD}$  = 10 k $\Omega$  connected to  $V_S$  / 2, unless otherwise noted.

|                   | PARAMETER                  | Т                                                     | EST CONDITIONS                                       | MIN   | TYP           | MAX         | UNIT |
|-------------------|----------------------------|-------------------------------------------------------|------------------------------------------------------|-------|---------------|-------------|------|
| FREQUE            | ENCY RESPONSE              |                                                       |                                                      |       |               |             |      |
| GBW               | Unity gain bandwidth       |                                                       |                                                      |       | 10            |             | MHz  |
| SR                | Slew rate                  | G = 1, 10-V step                                      |                                                      |       | 20            |             | V/µs |
| t <sub>s</sub>    | Settling time              | To 0.01%                                              | V <sub>S</sub> = ±3 V, G = 1, 5-V step               |       | 1             |             | μs   |
| t <sub>OR</sub>   | Overload recovery time     | $V_{IN} \times G = V_S$                               |                                                      |       | 200           |             | ns   |
| Constall.         | OPA2192 and OPA4192        | , at dc                                               |                                                      | 150   |               |             |      |
|                   | Crosstalk                  | OPA2192 and OPA4192                                   |                                                      | 130   |               | dB          |      |
| OUTPUT            | Γ                          | 1                                                     | ,                                                    |       |               |             |      |
|                   |                            |                                                       | No load                                              |       | 5             |             |      |
|                   |                            | Positive rail Itage output swing from I Negative rail | $R_{LOAD} = 10 \text{ k}\Omega$                      |       | 95            | 110         |      |
|                   | Voltage output swing from  |                                                       | $R_{LOAD} = 2 k\Omega$                               |       | 430           | 500         |      |
| Vo                | rail                       |                                                       | No load                                              |       | 5             | 15          | mV   |
|                   |                            |                                                       | $R_{LOAD} = 10 \text{ k}\Omega$                      |       | 95            | 110         |      |
|                   |                            |                                                       | $R_{LOAD} = 2 k\Omega$                               | 430   |               | 500         |      |
| I <sub>SC</sub>   | Short-circuit current      |                                                       | ,                                                    |       | ±65           |             | mA   |
| C <sub>LOAD</sub> | Capacitive load drive      |                                                       |                                                      | See 7 | Typical Chara | acteristics |      |
| Z <sub>O</sub>    | Open-loop output impedance | $f = 1 \text{ MHz}, I_O = 0 \text{ A, see}$           | Figure 31                                            |       | 375           |             | Ω    |
| POWER             | SUPPLY                     | 1                                                     | ,                                                    |       |               |             |      |
|                   | Quiescent current per      |                                                       |                                                      |       | 1             | 1.2         |      |
| IQ                | amplifier                  | $I_O = 0 A$                                           | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 1     |               | 1.5         | mA   |
| TEMPER            | RATURE                     | •                                                     | ·                                                    |       |               |             |      |
|                   | Thermal protection (1)     |                                                       |                                                      |       | 140           |             | °C   |

<sup>(1)</sup> For a detailed description of thermal protection, see the *Thermal Protection* section.



# 6.9 Typical Characteristics

Table 1. Table of Graphs

| DESCRIPTION                                                    | FIGURE                 |
|----------------------------------------------------------------|------------------------|
| Offset Voltage Production Distribution                         | Figure 1 to Figure 6   |
| Offset Voltage Drift Distribution                              | Figure 7 to Figure 10  |
| Offset Voltage vs Temperature                                  | Figure 11              |
| Offset Voltage vs Common-Mode Voltage                          | Figure 12 to Figure 14 |
| Offset Voltage vs Power Supply                                 | Figure 15              |
| Open-Loop Gain and Phase vs Frequency                          | Figure 16              |
| Closed-Loop Gain and Phase vs Frequency                        | Figure 17              |
| Input Bias Current vs Common-Mode Voltage                      | Figure 18              |
| Input Bias Current vs Temperature                              | Figure 19              |
| Output Voltage Swing vs Output Current (maximum supply)        | Figure 20              |
| CMRR and PSRR vs Frequency                                     | Figure 21              |
| CMRR vs Temperature                                            | Figure 22              |
| PSRR vs Temperature                                            | Figure 23              |
| 0.1-Hz to 10-Hz Noise                                          | Figure 24              |
| Input Voltage Noise Spectral Density vs Frequency              | Figure 25              |
| THD+N Ratio vs Frequency                                       | Figure 26              |
| THD+N vs Output Amplitude                                      | Figure 27              |
| Quiescent Current vs Supply Voltage                            | Figure 28              |
| Quiescent Current vs Temperature                               | Figure 29              |
| Open Loop Gain vs Temperature                                  | Figure 30              |
| Open Loop Output Impedance vs Frequency                        | Figure 31              |
| Small Signal Overshoot vs Capacitive Load (100-mV Output Step) | Figure 32, Figure 33   |
| No Phase Reversal                                              | Figure 34              |
| Positive Overload Recovery                                     | Figure 35              |
| Negative Overload Recovery                                     | Figure 36              |
| Small-Signal Step Response (100 mV)                            | Figure 37, Figure 38   |
| Large-Signal Step Response                                     | Figure 39              |
| Settling Time                                                  | Figure 40 to Figure 43 |
| Short-Circuit Current vs Temperature                           | Figure 44              |
| Maximum Output Voltage vs Frequency                            | Figure 45              |
| Propagation Delay Rising Edge                                  | Figure 46              |
| Propagation Delay Falling Edge                                 | Figure 47              |
| Crosstalk vs Frequency                                         | Figure 48              |

Submit Documentation Feedback

Copyright © 2013–2015, Texas Instruments Incorporated



# 6.10 Typical Characteristics

At  $T_A = 25$ °C,  $V_S = \pm 18$  V,  $V_{CM} = V_S$  / 2,  $R_{LOAD} = 10$  k $\Omega$  connected to  $V_S$  / 2, and  $C_L = 100$  pF, unless otherwise noted.



# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**

At  $T_A = 25$ °C,  $V_S = \pm 18$  V,  $V_{CM} = V_S / 2$ ,  $R_{LOAD} = 10$  k $\Omega$  connected to  $V_S / 2$ , and  $C_L = 100$  pF, unless otherwise noted.





At  $T_A = 25$ °C,  $V_S = \pm 18$  V,  $V_{CM} = V_S$  / 2,  $R_{LOAD} = 10$  k $\Omega$  connected to  $V_S$  / 2, and  $C_L = 100$  pF, unless otherwise noted.





Figure 13. Offset Voltage vs Common-Mode Voltage







Figure 15. Offset Voltage vs Power Supply

Figure 16. Open-Loop Gain and Phase vs Frequency





Figure 17. Closed-Loop Gain and Phase vs Frequency

Figure 18. Input Bias Current vs Common-Mode Voltage



At  $T_A = 25$ °C,  $V_S = \pm 18$  V,  $V_{CM} = V_S / 2$ ,  $R_{LOAD} = 10$  k $\Omega$  connected to  $V_S / 2$ , and  $C_L = 100$  pF, unless otherwise noted.





Figure 19. Input Bias Current vs Temperature

Figure 20. Output Voltage Swing vs Output Current (Maximum Supply)





Figure 21. CMRR and PSRR vs Frequency

Figure 22. CMRR vs Temperature





Figure 23. PSRR vs Temperature

Figure 24. 0.1-Hz to 10-Hz Noise









Figure 25. Input Voltage Noise Spectral Density vs Frequency







Figure 27. THD+N vs Output Amplitude

Figure 28. Quiescent Current vs Supply Voltage





Figure 29. Quiescent Current vs Temperature

Figure 30. Open-Loop Gain vs Temperature

# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**

At  $T_A = 25$ °C,  $V_S = \pm 18$  V,  $V_{CM} = V_S / 2$ ,  $R_{LOAD} = 10$  k $\Omega$  connected to  $V_S / 2$ , and  $C_L = 100$  pF, unless otherwise noted.





Figure 31. Open-Loop Output Impedance vs Frequency

Figure 32. Small-Signal Overshoot vs Capacitive Load (100-mV Output Step)





Figure 33. Small-Signal Overshoot vs Capacitive Load (100-mV Output Step)

Figure 34. No Phase Reversal





Figure 35. Positive Overload Recovery

Figure 36. Negative Overload Recovery



At  $T_A = 25$ °C,  $V_S = \pm 18$  V,  $V_{CM} = V_S / 2$ ,  $R_{LOAD} = 10$  k $\Omega$  connected to  $V_S / 2$ , and  $C_L = 100$  pF, unless otherwise noted.





Figure 37. Small-Signal Step Response (100 mV)



Time (300 ns/div)

Figure 38. Small-Signal Step Response (100 mV)



Figure 39. Large-Signal Step Response



Figure 40. Settling Time (10-V Positive Step)



Figure 41. Settling Time (5-V Positive Step)

Figure 42. Settling Time (10-V Negative Step)

# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**

At  $T_A = 25$ °C,  $V_S = \pm 18$  V,  $V_{CM} = V_S / 2$ ,  $R_{LOAD} = 10$  k $\Omega$  connected to  $V_S / 2$ , and  $C_L = 100$  pF, unless otherwise noted.





Figure 43. Settling Time (5-V Negative Step)

Figure 44. Short-Circuit Current vs Temperature





Figure 45. Maximum Output Voltage vs Frequency

Figure 46. Propagation Delay Rising Edge





Figure 47. Propagation Delay Falling Edge

Figure 48. Crosstalk vs Frequency

Submit Documentation Feedback

Copyright © 2013–2015, Texas Instruments Incorporated



#### 7 Parameter Measurement Information

#### 7.1 Input Offset Voltage Drift

The OPAx192 family of operational amplifiers is manufactured using TI's e-trim technology. Each amplifier input offset voltage and input offset voltage drift is trimmed in production, thereby minimizing errors associated with input offset voltage and input offset voltage drift. The e-trim technology is a TI proprietary method of trimming internal device parameters during either wafer probing or final testing. When trimming input offset voltage drift the systematic or linear drift error on each device is trimmed to zero. This results in the remaining errors associated with input offset drift are minimal and are the result from only nonlinear error sources. Figure 49 illustrates this concept.



Figure 49. Input Offset Before and After Drift Trim

A common method of specifying input offset voltage drift is the *box method*. The box method estimates a maximum input offset drift by bounding the offset voltage versus temperature curve with a box and using the corners of this bounding box to determine the drift. The slope of the line connecting the diagonal corners of the box corresponds to the input offset voltage drift. Figure 50 shows the box method concept. The box method works particularly well when the input offset drift is dominated by the linear component of drift, but because the OPA192 family uses Tl's e-trim technology to remove the linear component input offset voltage drift, the box method is not a particularly useful method of accurately performing an error analysis. Figure 50 shows 30 typical units of the OPAx192 with the box method superimposed for illustrative purposes. The boundaries of the box are determined by the specified temperature range along the x-axis and the maximum specified input offset voltage across that same temperature range along the y-axis. Using the box method predicts an input offset voltage drift of 0.9  $\mu$ V/°C. As shown in Figure 50, the slopes of the actual input offset voltage versus temperature are much less than that predicted by the box method. The box method predicts a pessimistic value for the maximum input offset voltage drift and is not recommended when performing an error analysis.



Figure 50. The Box Method

(1)



# **Input Offset Voltage Drift (continued)**

Instead of the box method, a convenient way to illustrate input offset drift is to compute the slopes of the input offset voltage versus temperature curve. This is the same as computing the input offset drift at each point along the input offset voltage versus temperature curve. The results for the OPAx192 family are shown in Figure 51 and Figure 52.



As shown in Figure 51, the input offset drift is typically less than  $\pm 0.3~\mu\text{V/°C}$  over the range from  $-40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ . When performing an error analysis over the full specified temperature range, use the typical and maximum values for input offset voltage drift as described in the *Electrical Characteristics* tables. If a reduced temperature range is applicable, use the information shown in Figure 51 or Figure 52 when performing an error analysis. To determine the change in input offset voltage, use Equation 1:

$$\Delta V_{OS} = \Delta T \times dV_{OS}/dT$$

where

- ΔV<sub>OS</sub> = Change in input offset voltage
- ΔT = Change in temperature
- dV<sub>OS</sub>/dT = Input offset voltage drift

For example, determine the amount of OPA192ID input offset voltage change over the temperature range of 25°C to 75°C for 1  $\sigma$  (68%) of the units. As shown in Figure 51, the input offset drift is typically 0.15  $\mu$ V/°C. This input offset drift results in a typical input offset voltage change of (75°C – 25°C) × 0.15  $\mu$ V/°C = 7.5  $\mu$ V.

For 3  $\sigma$  (99.7%) of the units, Figure 51 shows a typical input offset drift of 0.4  $\mu$ V/°C. This input offset drift results in a typical input offset voltage change of (75°C – 25°C) × 0.4  $\mu$ V/°C = 20  $\mu$ V.

Figure 53 shows six typical units.



Figure 53. Input Offset Voltage Drift vs Temperature for Six Typical Units

22



## 8 Detailed Description

#### 8.1 Overview

The OPAx192 family of operational amplifiers use *e-trim*, a method of package-level trim for offset and offset temperature drift implemented during the final steps of manufacturing after the plastic molding process. This method minimizes the influence of inherent input transistor mismatch, as well as errors induced during package molding. The trim communication occurs on the output pin of the standard pinout, and after the trim points are set, further communication to the trim structure is permanently disabled. The *Functional Block Diagram* section shows the simplified diagram of the OPA192 with e-trim.

Unlike previous e-trim op amps, the OPAx192 uses a patented two-temperature trim architecture to achieve a very low offset voltage of 25  $\mu$ V (max) and low voltage offset drift of 0.5  $\mu$ V/°C (max) over the full specified temperature range. This level of precision performance at wide supply voltages makes these amplifiers useful for high-impedance industrial sensors, filters, and high-voltage data acquisition.

### 8.2 Functional Block Diagram



Copyright © 2013–2015, Texas Instruments Incorporated

Submit Documentation Feedback



#### 8.3 Feature Description

#### 8.3.1 Input Protection Circuitry

The OPAx192 uses a unique input architecture to eliminate the need for input protection diodes but still provides robust input protection under transient conditions. Conventional input diode protection schemes shown in Figure 54 can be activated by fast transient step responses and can introduce signal distortion and settling time delays because of alternate current paths, as shown in Figure 55. For low-gain circuits, these fast-ramping input signals forward-bias back-to-back diodes, causing an increase in input current, and resulting in extended settling time, as shown in Figure 56.



Figure 54. OPA192 Input Protection Does Not Limit Differential Input Capability



Figure 55. Back-to-Back Diodes Create Settling Issues



Figure 56. OPA192 Protection Circuit Maintains Fast-Settling Transient Response

Submit Documentation Feedback

Copyright © 2013-2015, Texas Instruments Incorporated



# **Feature Description (continued)**

The OPAx192 family of operational amplifiers provides a true high-impedance differential input capability for high-voltage applications. This patented input protection architecture does not introduce additional signal distortion or delayed settling time, making the device an optimal op amp for multichannel, high-switched, input applications. The OPA192 can tolerate a maximum differential swing (voltage between inverting and noninverting pins of the op amp) of up to 36 V, making the device suitable for use as a comparator or in applications with fast-ramping input signals such as multiplexed data-acquisition systems; see Figure 66.

#### 8.3.2 EMI Rejection

The OPAx192 uses integrated electromagnetic interference (EMI) filtering to reduce the effects of EMI from sources such as wireless communications and densely-populated boards with a mix of analog signal chain and digital components. EMI immunity can be improved with circuit design techniques; the OPAx192 benefits from these design improvements. Texas Instruments has developed the ability to accurately measure and quantify the immunity of an operational amplifier over a broad frequency spectrum extending from 10 MHz to 6 GHz. Figure 57 shows the results of this testing on the OPA192. Table 2 shows the EMIRR IN+ values for the OPA192 at particular frequencies commonly encountered in real-world applications. Applications listed in Table 2 may be centered on or operated near the particular frequency shown. Detailed information can also be found in the application report *EMI Rejection Ratio of Operational Amplifiers*, SBOA128, available for download from www.ti.com.



Figure 57. EMIRR Testing

Table 2. OPA192 EMIRR IN+ For Frequencies of Interest

| FREQUENCY | APPLICATION OR ALLOCATION                                                                                                                                                        | EMIRR IN+ |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| 400 MHz   | Mobile radio, mobile satellite, space operation, weather, radar, ultra-high frequency (UHF) applications                                                                         | 44.1 dB   |
| 900 MHz   | Global system for mobile communications (GSM) applications, radio communication, navigation, GPS (to 1.6 GHz), GSM, aeronautical mobile, UHF applications                        | 52.8 dB   |
| 1.8 GHz   | GSM applications, mobile personal communications, broadband, satellite, L-band (1 GHz to 2 GHz)                                                                                  | 61.0 dB   |
| 2.4 GHz   | 802.11b, 802.11g, 802.11n, Bluetooth®, mobile personal communications, industrial, scientific and medical (ISM) radio band, amateur radio and satellite, S-band (2 GHz to 4 GHz) | 69.5 dB   |
| 3.6 GHz   | Radiolocation, aero communication and navigation, satellite, mobile, S-band                                                                                                      | 88.7 dB   |
| 5.0 GHz   | 802.11a, 802.11n, aero communication and navigation, mobile communication, space and satellite operation, C-band (4 GHz to 8 GHz)                                                | 105.5 dB  |

Product Folder Links: OPA192 OPA2192 OPA4192



#### 8.3.3 Phase Reversal Protection

The OPAx192 family has internal phase-reversal protection. Many op amps exhibit a phase reversal when the input is driven beyond its linear common-mode range. This condition is most often encountered in noninverting circuits when the input is driven beyond the specified common-mode voltage range, causing the output to reverse into the opposite rail. The OPAx192 is a rail-to-rail input op amp; therefore, the common-mode range can extend up to the rails. Input signals beyond the rails do not cause phase reversal; instead, the output limits into the appropriate rail. This performance is shown in Figure 58.



Figure 58. No Phase Reversal

#### 8.3.4 Thermal Protection

The internal power dissipation of any amplifier causes its internal (junction) temperature to rise. This phenomenon is called *self heating*. The absolute maximum junction temperature of the OPAx192 is 150°C. Exceeding this temperature causes damage to the device. The OPAx192 has a thermal protection feature that prevents damage from self heating. The protection works by monitoring the temperature of the device and turning off the op amp output drive for temperatures above 140°C. Figure 59 shows an application example for the OPA192 that has significant self heating (159°C) because of its power dissipation (0.81 W). Thermal calculations indicate that for an ambient temperature of 65°C the device junction temperature must reach 187°C. The actual device, however, turns off the output drive to maintain a safe junction temperature. Figure 59 shows how the circuit behaves during thermal protection. During normal operation, the device acts as a buffer so the output is 3 V. When self heating causes the device junction temperature to increase above 140°C, the thermal protection forces the output to a high-impedance state and the output is pulled to ground through resistor RL.



Figure 59. Thermal Protection

#### 8.3.5 Capacitive Load and Stability

The OPAx192 features a patented output stage capable of driving large capacitive loads, and in a unity-gain configuration, directly drives up to 1 nF of pure capacitive load. Increasing the gain enhances the ability of the amplifier to drive greater capacitive loads; see Figure 60 and Figure 61. The particular op amp circuit configuration, layout, gain, and output loading are some of the factors to consider when establishing whether an amplifier will be stable in operation.





For additional drive capability in unity-gain configurations, improve capacitive load drive by inserting a small (10  $\Omega$  to 20  $\Omega$ ) resistor, R<sub>ISO</sub>, in series with the output, as shown in Figure 62. This resistor significantly reduces ringing and maintains dc performance for purely capacitive loads. However, if a resistive load is in parallel with the capacitive load, then a voltage divider is created, thus introducing a gain error at the output and slightly reducing the output swing. The error introduced is proportional to the ratio R<sub>ISO</sub> / R<sub>L</sub>, and is generally negligible at low output levels. A high capacitive load drive makes the OPA192 well suited for applications such as reference buffers, MOSFET gate drives, and cable-shield drives. The circuit shown in Figure 62 uses an isolation resistor, R<sub>ISO</sub>, to stabilize the output of an op amp. R<sub>ISO</sub> modifies the open-loop gain of the system for increased phase margin, and results using the OPA192 are summarized in Table 3. For additional information on techniques to optimize and design using this circuit, TI Precision Design TIDU032 details complete design goals, simulation, and test results.



Figure 62. Extending Capacitive Load Drive with the OPA192

Table 3. OPA192 Capacitive Load Drive Solution Using Isolation Resistor Comparison of Calculated and Measured Results

| PARAMETER                 | VALUE    |       |                           |       |       |        |       |       |       |       |  |
|---------------------------|----------|-------|---------------------------|-------|-------|--------|-------|-------|-------|-------|--|
| Capacitive Load           | 100 pF   |       | nd 100 pF 1000 pF 0.01 μF |       | ΙμF   | 0.1 μF |       | 1 μF  |       |       |  |
| Phase Margin              | 45°      | 60°   | 45°                       | 60°   | 45°   | 60°    | 45°   | 60°   | 45°   | 60°   |  |
| R <sub>ISO</sub> (Ω)      | 47.0     | 360.0 | 24.0                      | 100.0 | 20.0  | 51.0   | 6.2   | 15.8  | 2.0   | 4.7   |  |
| Measured<br>Overshoot (%) | 23.2 8.6 | 10.4  | 22.5                      | 9.0   | 22.1  | 8.7    | 23.1  | 8.6   | 21.0  | 8.6   |  |
| Calculated PM             | 45.1°    | 58.1° | 45.8°                     | 59.7° | 46.1° | 60.1°  | 45.2° | 60.2° | 47.2° | 60.2° |  |



For step-by-step design procedure, circuit schematics, bill of materials, printed circuit board (PCB) files, simulation results, and test results, refer to TI Precision Design TIDU032, Capacitive Load Drive Solution using an Isolation Resistor.



#### 8.3.6 Common-Mode Voltage Range

The OPAx192 is a 36-V, true rail-to-rail input operational amplifier with an input common-mode range that extends 100 mV beyond either supply rail. This wide range is achieved with paralleled complementary N-channel and P-channel differential input pairs, as shown in Figure 63. The N-channel pair is active for input voltages close to the positive rail, typically (V+) - 3 V to 100 mV above the positive supply. The P-channel pair is active for inputs from 100 mV below the negative supply to approximately (V+) - 1.5 V. There is a small transition region, typically (V+) - 3 V to (V+) - 1.5 V in which both input pairs are on. This transition region can vary modestly with process variation, and within this region PSRR, CMRR, offset voltage, offset drift, noise and THD performance may be degraded compared to operation outside this region.



Figure 63. Rail-to-Rail Input Stage

To achieve the best performance for two-stage rail-to-rail input amplifiers, avoid the transition region when possible. The OPAx192 uses a precision trim for both the N-channel and P-channel regions. This technique enables significantly lower levels of offset than previous-generation devices, causing variance in the transition region of the input stages to appear exaggerated relative to offset over the full common-mode range, as shown in Figure 64.



Figure 64. Common-Mode Transition vs Standard Rail-to-Rail Amplifiers



#### 8.3.7 Electrical Overstress

Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress (EOS). These questions tend to focus on the device inputs, but may involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly.

Having a good understanding of this basic ESD circuitry and its relevance to an electrical overstress event is helpful. Figure 65 shows an illustration of the ESD circuits contained in the OPAx192 (indicated by the dashed line area). The ESD protection circuitry involves several current-steering diodes connected from the input and output pins and routed back to the internal power-supply lines, where the diodes meet at an absorption device or the power-supply ESD cell, internal to the operational amplifier. This protection circuitry is intended to remain inactive during normal circuit operation.



Figure 65. Equivalent Internal ESD Circuitry Relative to a Typical Circuit Application



An ESD event is very short in duration and very high voltage (for example, 1 kV, 100 ns), whereas an EOS event is long duration and lower voltage (for example, 50 V, 100 ms). The ESD diodes are designed for out-of-circuit ESD protection (that is, during assembly, test, and storage of the device before being soldered to the PCB). During an ESD event, the ESD signal is passed through the ESD steering diodes to an absorption circuit (labeled ESD power-supply circuit). The ESD absorption circuit clamps the supplies to a safe level.

Although this behavior is necessary for out-of-circuit protection, excessive current and damage is caused if activated in-circuit. A transient voltage suppressors (TVS) can be used to prevent against damage caused by turning on the ESD absorption circuit during an in-circuit ESD event. Using the appropriate current limiting resistors and TVS diodes allows for the use of device ESD diodes to protect against EOS events.

#### 8.3.8 Overload Recovery

Overload recovery is defined as the time required for the op amp output to recover from a saturated state to a linear state. The output devices of the op amp enter a saturation region when the output voltage exceeds the rated operating voltage, either due to the high input voltage or the high gain. After the device enters the saturation region, the charge carriers in the output devices require time to return back to the linear state. After the charge carriers return back to the linear state, the device begins to slew at the specified slew rate. Thus, the propagation delay in case of an overload condition is the sum of the overload recovery time and the slew time. The overload recovery time for the OPAx192 is approximately 200 ns.

#### 8.4 Device Functional Modes

The OPAx192 has a single functional mode and is operational when the power-supply voltage is greater than 4.5 V (±2.25 V). The maximum power supply voltage for the OPAx192 is 36 V (±18 V).



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 9.1 Application Information

The OPAx192 family offers outstanding dc precision and ac performance. These devices operate up to 36-V supply rails and offer true rail-to-rail input/output, ultralow offset voltage and offset voltage drift, as well as 10-MHz bandwidth and high capacitive load drive. These features make the OPAx192 a robust, high-performance operational amplifier for high-voltage industrial applications.

### 9.2 Typical Applications

#### 9.2.1 16-Bit Precision Multiplexed Data-Acquisition System

Figure 66 shows a 16-bit, differential, 4-channel, multiplexed data-acquisition system. This example is typical in industrial applications that require low distortion and a high-voltage differential input. The circuit uses the ADS8864, a 16-bit, 400-kSPS successive-approximation-resistor (SAR) analog-to-digital converter (ADC), along with a precision, high-voltage, signal-conditioning front end, and a 4-channel differential multiplexer (mux). This TI Precision Design details the process for optimizing the precision, high-voltage, front-end drive circuit using the OPA192 and OPA140 to achieve excellent dynamic performance and linearity with the ADS8864.



Figure 66. OPA192 in 16-Bit, 400-kSPS, 4-Channel, Multiplexed Data Acquisition System for High-Voltage Inputs with Lowest Distortion

#### 9.2.1.1 Design Requirements

The primary objective is to design a  $\pm 20$  V, differential 4-channel multiplexed data acquisition system with lowest distortion using the 16-bit ADS8864 at a throughput of 400 kSPS for a 10 kHz full-scale pure sine-wave input. The design requirements for this block design are:

Copyright © 2013–2015, Texas Instruments Incorporated



# **Typical Applications (continued)**

System Supply Voltage: ±15 V
 ADC Supply Voltage: 3.3 V
 ADC Sampling Rate: 400 kSPS

• ADC Reference Voltage (REFP): 4.096 V

 System Input Signal: A high-voltage differential input signal with a peak amplitude of 10 V and frequency (f<sub>IN</sub>) of 10 kHz are applied to each differential input of the mux.

#### 9.2.1.2 Detailed Design Procedure

The purpose of this precision design is to design an optimal high voltage multiplexed data acquisition system for highest system linearity and fast settling. The overall system block diagram is illustrated in Figure 66. The circuit is a multichannel data acquisition signal chain consisting of an input low-pass filter, multiplexer (mux), mux output buffer, attenuating SAR ADC driver, digital counter for mux and the reference driver. The architecture allows fast sampling of multiple channels using a single ADC, providing a low-cost solution. The two primary design considerations to maximize the performance of a precision multiplexed data acquisition system are the mux input analog front-end and the high-voltage level translation SAR ADC driver design. However, carefully design each analog circuit block based on the ADC performance specifications in order to achieve the fastest settling at 16-bit resolution and lowest distortion system. The diagram includes the most important specifications for each individual analog block.

This design systematically approaches each analog circuit block to achieve a 16-bit settling for a full-scale input stage voltage and linearity for a 10-kHz sinusoidal input signal at each input channel. The first step in the design is to understand the requirement for extremely low impedance input-filter design for the mux. This understanding helps in the decision of an appropriate input filter and selection of a mux to meet the system settling requirements. The next important step is the design of the attenuating analog front-end (AFE) used to level translate the high-voltage input signal to a low-voltage ADC input when maintaining amplifier stability. The next step is to design a digital interface to switch the mux input channels with minimum delay. The final design challenge is to design a high-precision, reference-driver circuit that provides the required REFP reference voltage with low offset, drift, and noise contributions.

#### 9.2.1.3 Application Curve



Figure 67. ADC 16-Bit Linearity Error for the Multiplexed Data Acquisition Block



For step-by-step design procedure, circuit schematics, bill of materials, PCB files, simulation results, and test results, refer to TI Precision Design TIDU181, 16-bit, 400-kSPS, 4-Channel, Multiplexed Data Acquisition System for High Voltage Inputs with Lowest Distortion.



#### 9.2.2 Slew Rate Limit for Input Protection

In control systems for valves or motors, abrupt changes in voltages or currents can cause mechanical damages. By controlling the slew rate of the command voltages into the drive circuits, the load voltages ramps up and down at a safe rate. For symmetrical slew-rate applications (positive slew rate equals negative slew rate), one additional op amp provides slew-rate control for a given analog gain stage. The unique input protection and high output current and slew rate of the OPAx192 make the device an optimal amplifier to achieve slew rate control for both dual- and single-supply systems. Figure 68 shows the OPA192 in a slew-rate limit design.



Figure 68. Slew Rate Limiter Uses One Op Amp



For step-by-step design procedure, circuit schematics, bill of materials, PCB files, simulation results, and test results, refer to TI Precision Design TIDU026, *Slew Rate Limiter Uses One Op Amp*.



#### 9.2.3 Precision Reference Buffer

The OPAx192 features high output current drive capability and low input offset voltage, making the device an excellent reference buffer to provide an accurate buffered output with ample drive current for transients. For the 10-µF ceramic capacitor shown in Figure 69,  $R_{\rm ISO}$ , a 37.4- $\Omega$  isolation resistor, provides separation of two feedback paths for optimal stability. Feedback path number one is through  $R_{\rm F}$  and is directly at the output,  $V_{\rm OUT}$ . Feedback path number two is through  $R_{\rm Fx}$  and  $C_{\rm F}$  and is connected at the output of the op amp. The optimized stability components shown for the 10-µF load give a closed-loop signal bandwidth at  $V_{\rm OUT}$  of 4 kHz and still provides a loop gain phase margin of 89°. Any other load capacitances require recalculation of the stability components:  $R_{\rm F}$ ,  $R_{\rm Fx}$ ,  $C_{\rm F}$ , and  $R_{\rm ISO}$ .



Figure 69. Precision Reference Buffer



# 10 Power-Supply Recommendations

The OPAx192 is specified for operation from 4.5 V to 36 V (±2.25 V to ±18 V); many specifications apply from –40°C to +125°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the *Typical Characteristics*.

#### CAUTION

Supply voltages larger than 40 V can permanently damage the device; see the *Absolute Maximum Ratings*.

Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, refer to the *Layout* section.

# 11 Layout

### 11.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and op amp itself. Bypass capacitors are used to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective
  methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground
  planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically
  separate digital and analog grounds paying attention to the flow of the ground current. For more detailed
  information refer to Circuit Board Layout Techniques, SLOA089.
- In order to reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better as opposed to in parallel with the noisy trace.
- Place the external components as close to the device as possible. As illustrated in Figure 70, keeping RF and RG close to the inverting input minimizes parasitic capacitance.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.
- Cleaning the PCB following board assembly is recommended for best performance.
- Any precision integrated circuit may experience performance shifts due to moisture ingress into the
  plastic package. Following any aqueous PCB cleaning process, baking the PCB assembly is
  recommended to remove moisture introduced into the device packaging during the cleaning process. A
  low temperature, post cleaning bake at 85°C for 30 minutes is sufficient for most circumstances.

Product Folder Links: OPA192 OPA2192 OPA4192



## 11.2 Layout Example





Figure 70. Operational Amplifier Board Layout for Noninverting Configuration



## 12 Device and Documentation Support

## 12.1 Device Support

#### 12.1.1 Development Support

#### 12.1.1.1 TINA-TI™ (Free Software Download)

TINA<sup>TM</sup> is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI is a free, fully-functional version of the TINA software, preloaded with a library of macro models in addition to a range of both passive and active models. TINA-TI provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities.

Available as a free download from the Analog eLab Design Center, TINA-TI offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic guick-start tool.

#### NOTE

These files require that either the TINA software (from DesignSoft™) or TINA-TI software be installed. Download the free TINA-TI software from the TINA-TI folder.

#### 12.1.1.2 TI Precision Designs

The OPA192 is featured in several TI Precision Designs, available online at <a href="http://www.ti.com/ww/en/analog/precision-designs/">http://www.ti.com/ww/en/analog/precision-designs/</a>. TI Precision Designs are analog solutions created by TI's precision analog applications experts and offer the theory of operation, component selection, simulation, complete PCB schematic and layout, bill of materials, and measured performance of many useful circuits.

### 12.2 Documentation Support

#### 12.2.1 Related Documentation

Circuit Board Layout Techniques, SLOA089.

Op Amps for Everyone, SLOD006.

#### 12.3 Related Links

Table 4 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 4. Related Links

| PARTS   | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|---------|----------------|--------------|---------------------|---------------------|---------------------|
| OPA192  | Click here     | Click here   | Click here          | Click here          | Click here          |
| OPA2192 | Click here     | Click here   | Click here          | Click here          | Click here          |
| OPA4192 | Click here     | Click here   | Click here          | Click here          | Click here          |

#### 12.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

Copyright © 2013–2015, Texas Instruments Incorporated

Submit Documentation Feedback



#### 12.5 Trademarks

e-trim, E2E are trademarks of Texas Instruments.

TINA-TI is a trademark of Texas Instruments, Inc and DesignSoft, Inc.

Bluetooth is a registered trademark of Bluetooth SIG, Inc.

TINA, DesignSoft are trademarks of DesignSoft, Inc.

All other trademarks are the property of their respective owners.

#### 12.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Documentation Feedback

Copyright © 2013–2015, Texas Instruments Incorporated





10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
| OPA192ID         | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | OPA192               | Samples |
| OPA192IDBVR      | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | OUYS                 | Samples |
| OPA192IDBVT      | ACTIVE     | SOT-23       | DBV                | 5    | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | OUYS                 | Samples |
| OPA192IDGKR      | ACTIVE     | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | OUXS                 | Samples |
| OPA192IDGKT      | ACTIVE     | VSSOP        | DGK                | 8    | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | OUXS                 | Samples |
| OPA192IDR        | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | OPA192               | Samples |
| OPA2192ID        | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 2192                 | Samples |
| OPA2192IDGKR     | ACTIVE     | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | OVLM                 | Samples |
| OPA2192IDGKT     | ACTIVE     | VSSOP        | DGK                | 8    | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | OVLM                 | Samples |
| OPA2192IDR       | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 2192                 | Samples |
| OPA4192ID        | ACTIVE     | SOIC         | D                  | 14   | 50             | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | OPA4192              | Samples |
| OPA4192IDR       | ACTIVE     | SOIC         | D                  | 14   | 2500           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | OPA4192              | Samples |
| OPA4192IPW       | ACTIVE     | TSSOP        | PW                 | 14   | 90             | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 125   | OPA4192              | Samples |
| OPA4192IPWR      | ACTIVE     | TSSOP        | PW                 | 14   | 2000           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 125   | OPA4192              | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".



## PACKAGE OPTION ADDENDUM

10-Dec-2020

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF OPA192, OPA2192:

Automotive: OPA192-Q1, OPA2192-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



www.ti.com 3-Jun-2022

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA192IDBVR  | SOT-23          | DBV                | 5  | 3000 | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| OPA192IDBVT  | SOT-23          | DBV                | 5  | 250  | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| OPA192IDGKR  | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA192IDGKT  | VSSOP           | DGK                | 8  | 250  | 177.8                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA192IDR    | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA2192IDGKR | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA2192IDGKT | VSSOP           | DGK                | 8  | 250  | 177.8                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA2192IDR   | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA4192IDR   | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| OPA4192IPWR  | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 3-Jun-2022



\*All dimensions are nominal

| all to the |              |                 |      |      |             |            |             |
|------------------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                                         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| OPA192IDBVR                                    | SOT-23       | DBV             | 5    | 3000 | 223.0       | 270.0      | 35.0        |
| OPA192IDBVT                                    | SOT-23       | DBV             | 5    | 250  | 223.0       | 270.0      | 35.0        |
| OPA192IDGKR                                    | VSSOP        | DGK             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| OPA192IDGKT                                    | VSSOP        | DGK             | 8    | 250  | 223.0       | 270.0      | 35.0        |
| OPA192IDR                                      | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| OPA2192IDGKR                                   | VSSOP        | DGK             | 8    | 2500 | 346.0       | 346.0      | 29.0        |
| OPA2192IDGKT                                   | VSSOP        | DGK             | 8    | 250  | 223.0       | 270.0      | 35.0        |
| OPA2192IDR                                     | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| OPA4192IDR                                     | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| OPA4192IPWR                                    | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## **TUBE**



\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| OPA192ID   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA2192ID  | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA4192ID  | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| OPA4192IPW | PW           | TSSOP        | 14   | 90  | 508    | 8.5    | 3250   | 2.8    |



SMALL OUTLINE TRANSISTOR



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
  - Sody length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153





SMALL OUTLINE INTEGRATED CIRCUIT



- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

## PLASTIC SMALL OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated