











SNOS808P - JANUARY 2000 - REVISED DECEMBER 2014

LM75A

# LM75A Digital Temperature Sensor and Thermal Watchdog With Two-Wire Interface

#### **Features**

- No External Components Required
- Shutdown Mode to Minimize Power Consumption
- Up to Eight LM75As can be Connected to a Single
- Power up Defaults Permit Stand-Alone Operation as Thermostat
- **Key Specifications:** 
  - Supply Voltage
    - LM75A: 2.7 V to 5.5 V
  - Supply Current
    - Operating: 280 µA (Typical)
    - Shutdown: 4 μA (Typical)
  - Temperature Accuracy
    - 25°C to 100°C: ±2°C (Max) 55°C to 125°C: ±3°C (Max)

## 2 Applications

- General System Thermal Management
- Communications Infrastructure
- **Electronic Test Equipment**
- **Environmental Monitoring**

## 3 Description

LM75A industry-standard an temperature sensor with an integrated sigma-delta analog-to-digital converter (ADC) and I<sup>2</sup>C interface. The LM75A provides 9-bit digital temperature readings with an accuracy of ±2°C from -25°C to 100°C and ±3°C over -55°C to 125°C.

The LM75A operates with a single supply from 2.7 V to 5.5 V. Communication is accomplished over a 2-wire interface which operates up to 400 kHz. The LM75A has three address pins, allowing up to eight LM75A devices to operate on the same 2-wire bus. The LM75A has a dedicated overtemperature output (O.S.) with programmable limit and hysteresis. This output has programmable fault tolerance, which lets the user to define the number of consecutive error conditions that must occur before O.S. is activated. The wide temperature and supply range and I<sup>2</sup>C interface make the LM75A ideal for a number of applications including base stations, electronic test equipment, office electronics, personal computers, and any other system in which thermal management is critical to performance. The LM75A is available in an SOIC-8 package and an VSSOP-8 package.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| LM75A       | SOIC (8)  |                   |
|             | VSSOP (8) | 3.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### Typical Application





#### **Table of Contents**

| 1 | Features 1                                             |    | 7.3 Feature Description              | 10 |
|---|--------------------------------------------------------|----|--------------------------------------|----|
| 2 | Applications 1                                         |    | 7.4 Device Functional Modes          | 10 |
| 3 | Description 1                                          |    | 7.5 Programming                      | 11 |
| 4 | Revision History2                                      |    | 7.6 Register Maps                    | 13 |
| 5 | Pin Configuration and Functions                        | 8  | Application and Implementation       | 15 |
| 6 | Specifications                                         |    | 8.1 Application Information          | 15 |
| U | 6.1 Absolute Maximum Ratings                           |    | 8.2 Typical Applications             | 15 |
|   | 6.2 ESD Ratings                                        |    | 8.3 System Examples                  | 16 |
|   | 6.3 Recommended Operating Conditions                   | 9  | Power Supply Recommendations         | 18 |
|   | 6.4 Thermal Information                                | 10 | Layout                               | 18 |
|   | 6.5 Temperature-to-Digital Converter Characteristics 4 |    | 10.1 Layout Guidelines               |    |
|   | 6.6 Digital DC Characteristics                         |    | 10.2 Layout Example                  |    |
|   | 6.7 I <sup>2</sup> C Digital Switching Characteristics | 11 | Device and Documentation Support     | 20 |
|   | 6.8 Typical Characteristics                            |    | 11.1 Trademarks                      |    |
| 7 | Detailed Description                                   |    | 11.2 Electrostatic Discharge Caution | 20 |
| • | 7.1 Overview                                           |    | 11.3 Glossary                        |    |
|   | 7.2 Functional Block Diagram                           | 12 | Mechanical, Packaging, and Orderable |    |
|   | 7.2 I unctional block biagram10                        |    | Information                          | 20 |
|   |                                                        |    |                                      |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision O (May 2013) to Revision P

**Page** 

## Changes from Revision N (May 2013) to Revision O

Page



## 5 Pin Configuration and Functions

#### 8-Pins SOIC (D) and VSSOP (DGK) Packages Top View



#### **Pin Functions**

| PI  | N               | DESCRIPTION                                                  | TYPICAL CONNECTION                                                                                      |  |  |  |  |
|-----|-----------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--|--|--|--|
| NO. | NAME            | DESCRIPTION                                                  | TTFICAL CONNECTION                                                                                      |  |  |  |  |
| 1   | SDA             | I <sup>2</sup> C Serial Bi-Directional Data Line, Open Drain | From Controller, tied to a pullup resistor or current source                                            |  |  |  |  |
| 2   | SCL             | I <sup>2</sup> C Clock Input                                 | From Controller, tied to a pullup resistor or current source                                            |  |  |  |  |
| 3   | O.S.            | Overtemperature Shutdown, Open Drain Output                  | Pull-up Resistor, Controller Interrupt Line                                                             |  |  |  |  |
| 4   | GND             | Power Supply Ground                                          | Ground                                                                                                  |  |  |  |  |
| 5   | A2              |                                                              |                                                                                                         |  |  |  |  |
| 6   | A1              | User-Set I <sup>2</sup> C Address Inputs                     | Ground (Low, "0") or +V <sub>S</sub> (High, "1")                                                        |  |  |  |  |
| 7   | A0              |                                                              |                                                                                                         |  |  |  |  |
| 8   | +V <sub>S</sub> | Positive Supply Voltage Input                                | DC Voltage from 2.7 V to 5.5 V 100-nF bypass capacitor with 10-µF bulk capacitance in the near vicinity |  |  |  |  |

# 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                         | MIN  | MAX                                       | UNIT |
|-----------------------------------------|------|-------------------------------------------|------|
| Supply Voltage Pin (+V <sub>S</sub> )   | -0.3 | 6.5                                       | V    |
| Voltage at A0, A1and A2 Pins            | -0.3 | (+V <sub>S</sub> + 0.3) and must be ≤ 6.5 | V    |
| Voltage at OS, SCL and SDA Pins         | -0.3 | 6.5                                       | V    |
| Input Current at any Pin <sup>(2)</sup> |      | 5                                         | mA   |
| Package Input Current <sup>(2)</sup>    |      | 20                                        | mA   |
| O.S. Output Sink Current                |      | 10                                        | mA   |
| O.S. Output Voltage                     |      | 6.5                                       | V    |
| Storage temperature, T <sub>stg</sub>   | -65  | 150                                       | °C   |

<sup>(1)</sup> Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not apply when operating the device beyond its rated operating conditions.

#### 6.2 ESD Ratings

|                                            |                                                                     |                                                        | VALUE | UNIT |
|--------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------|-------|------|
|                                            |                                                                     | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2500 |      |
| V <sub>(ESD)</sub> Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000                                                  | V     |      |
|                                            |                                                                     | Machine model                                          | ±250  |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

Product Folder Links: LM75A

<sup>(2)</sup> When the input voltage (V<sub>I</sub>) at any pin exceeds the power supplies (V<sub>I</sub> < GND or V<sub>I</sub> > +V<sub>S</sub>) the current at that pin should be limited to 5mA. The 20mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of 5mA to four.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 6.3 Recommended Operating Conditions (1)(2)

|                                                                     | MIN         | MAX | UNIT |
|---------------------------------------------------------------------|-------------|-----|------|
| Specified Temperature Range (T <sub>MIN</sub> to T <sub>MAX</sub> ) | <b>-</b> 55 | 125 | °C   |
| Supply Voltage Range (+V <sub>S</sub> ) LM75A                       | 2.7         | 5.5 | V    |

- (1) LM75A θ<sub>JA</sub> (thermal resistance, junction-to-ambient) when attached to a printed circuit board with 2 oz. foil similar to the one shown in Thermal Information is summarized in the table below the Operating Ratings table.
- (2) Reflow temperature profiles are different for lead-free and non-lead-free packages. Soldering process must comply with *Reflow Temperature Profile* specifications. Refer to www.ti.com/packaging.<sup>(2)</sup>

#### 6.4 Thermal Information

|                                                         | LM     | LM75A  |      |  |  |
|---------------------------------------------------------|--------|--------|------|--|--|
| THERMAL METRIC <sup>(1)</sup>                           | D      | DGK    | UNIT |  |  |
|                                                         | 8 PINS | 8 PINS |      |  |  |
| R <sub>θJA</sub> Junction-to-ambient thermal resistance | 200    | 250    | °C/W |  |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

### 6.5 Temperature-to-Digital Converter Characteristics

Unless otherwise noted, these specifications apply for:  $+V_S = 2.7$  to 5.5 Vdc for LM75AIM.  $T_A = T_J = 25$ °C, unless otherwise noted.

| PARAMETER                             |         | TEST CONDITIONS                                                                 | MIN | TYP <sup>(1)</sup> MAX <sup>(2)</sup> | UNIT       |
|---------------------------------------|---------|---------------------------------------------------------------------------------|-----|---------------------------------------|------------|
| Accuracy                              |         | $T_A = -25^{\circ}\text{C to } +100^{\circ}\text{C}$<br>-55°C \le T_J \le 125°C | -2  | 2                                     | °C         |
|                                       |         | $T_A = -55^{\circ}\text{C to } +125^{\circ}\text{C}$<br>-55°C \le T_J \le 125°C | -3  | 3                                     | •0         |
| Resolution                            |         |                                                                                 |     | 9                                     | Bits       |
| Temperature Conversion Tim            | е       | See <sup>(3)</sup>                                                              |     | 100                                   |            |
|                                       |         | See <sup>(3)</sup> , –55°C ≤ T <sub>J</sub> ≤ 125°C                             |     | ms                                    |            |
|                                       |         | I <sup>2</sup> C Inactive                                                       |     | 0.28                                  | A          |
| Outroped Comment                      | LM75A   | I <sup>2</sup> C Inactive, –55°C ≤ T <sub>J</sub> ≤ 125°C                       |     | 0.5                                   | mA         |
| Quiescent Current                     | LIVI75A | Shutdown Mode, +V <sub>S</sub> = 3 V                                            | 4   |                                       | μΑ         |
|                                       |         | Shutdown Mode, +V <sub>S</sub> = 5 V                                            |     | 6                                     | μA         |
| O.S. Output Saturation Voltage        | je      | I <sub>OUT</sub> = 4 mA, −55°C ≤ T <sub>J</sub> ≤ 125°C                         |     | 0.8                                   | V          |
| O.S. Delay                            |         | See <sup>(4)</sup> , -55°C ≤ T <sub>J</sub> ≤ 125°C                             | 1   | 6                                     | Conversion |
| T <sub>OS</sub> Default Temperature   |         | See <sup>(5)</sup>                                                              |     | 80                                    | °C         |
| T <sub>HYST</sub> Default Temperature |         | See <sup>(5)</sup>                                                              |     | 75                                    | °C         |

- (1) Typicals are at T<sub>A</sub> = 25°C and represent most likely parametric norm.
- (2) Maximum values (limits) are ensured to AOQL (Average Outgoing Quality Level).
- (3) The conversion-time specification is provided to indicate how often the temperature data is updated. The LM75A can be accessed at any time and reading the Temperature Register will yield result from the last temperature conversion. When the LM75A is accessed, the conversion that is in process will be interrupted and it will be restarted after the end of the communication. Accessing the LM75A continuously without waiting at least one conversion time between communications will prevent the device from updating the Temperature Register with a new temperature conversion result. Consequently, the LM75A should not be accessed continuously with a wait time of less than 300ms.
- 4) O.S. Delay is user programmable up to 6 "over limit" conversions before O.S. is set to minimize false tripping in noisy environments.
- (5) Default values set at power up.



## 6.6 Digital DC Characteristics

Unless otherwise noted, these specifications apply for  $+V_S = 2.7$  to 5.5 Vdc for LM75AIM and LM75AIMM.  $T_A = T_J = 25$ °C, unless otherwise noted.

|                    | PARAMETER                                          | ₹     | TEST CONDITIONS                                                                                   | MIN                   | TYP <sup>(1)</sup> | MAX <sup>(2)</sup>    | UNIT |
|--------------------|----------------------------------------------------|-------|---------------------------------------------------------------------------------------------------|-----------------------|--------------------|-----------------------|------|
| V <sub>IN(1)</sub> | Logical "1" Input Voltage                          |       | -55°C ≤ T <sub>J</sub> ≤ 125°C                                                                    | +V <sub>S</sub> × 0.7 |                    | +V <sub>S</sub> + 0.3 | V    |
| - 114(1)           | Logical 1 input voltage                            |       |                                                                                                   |                       |                    |                       | V    |
| V                  | Logical "0" Input Voltage                          |       | -55°C ≤ T <sub>J</sub> ≤ 125°C                                                                    | -0.3                  |                    | +V <sub>S</sub> × 0.3 | V    |
| $V_{IN(0)}$        | Logical o Input voltage                            |       |                                                                                                   |                       |                    | +v <sub>S</sub> x 0.3 | V    |
|                    |                                                    |       | $V_{IN} = +V_{S}$                                                                                 |                       | 0.005              |                       |      |
| I <sub>IN(1)</sub> | Logical "1" Input Current                          |       | $V_{IN} = +V_S, -55^{\circ}C \le T_J \le 125^{\circ}C$                                            |                       |                    | 1.0                   | μΑ   |
|                    | Logical "0" Input Current                          |       | $V_{IN} = 0 V$                                                                                    |                       | -0.005             |                       |      |
| I <sub>IN(0)</sub> |                                                    |       | $V_{IN} = 0 \text{ V}, -55^{\circ}\text{C} \le T_{J} \le 125^{\circ}\text{C}$                     |                       |                    | -1.0                  | μΑ   |
| C <sub>IN</sub>    | All Digital Inputs                                 |       |                                                                                                   |                       | 5                  |                       | pF   |
| Іон                | High Level Output<br>Current<br>Open drain leakage | LM75A | $V_{OH} = 5 \text{ V}, -55^{\circ}\text{C} \le T_{J} \le 125^{\circ}\text{C}$                     |                       |                    | 1                     | μΑ   |
| V <sub>OL</sub>    | Low Level Output Voltage                           | )     | $I_{OL} = 3 \text{ mA}, -55^{\circ}\text{C} \le T_{J} \le 125^{\circ}\text{C}$                    |                       |                    | 0.4                   | V    |
| t <sub>OF</sub>    | Output Fall Time                                   |       | $C_L = 400 \text{ pF } I_O = 3$<br>mA, $-55^{\circ}\text{C} \le T_J \le$<br>$125^{\circ}\text{C}$ |                       |                    | 250                   | ns   |

## 6.7 I<sup>2</sup>C Digital Switching Characteristics

Unless otherwise noted, these specifications apply for  $+V_S = 2.7$  to 5.5 Vdc for LM75AIM and LM75AIMM on output lines = 80 pF unless otherwise specified.  $T_A = T_J = 25$ °C, unless otherwise noted.

|                      | PARAMETER                                    |                                | TEST CONDITIONS                | MIN | TYP <sup>(1)</sup> | MAX <sup>(2)(3)</sup> | UNIT |
|----------------------|----------------------------------------------|--------------------------------|--------------------------------|-----|--------------------|-----------------------|------|
| t <sub>1</sub>       | SCL (Clock) Period                           |                                | –55°C ≤ T <sub>J</sub> ≤ 125°C | 2.5 |                    |                       | ns   |
| t <sub>2</sub>       | Data in Set-Up Time to SCL High              | –55°C ≤ T <sub>J</sub> ≤ 125°C | 100                            |     |                    | ns                    |      |
| t <sub>3</sub>       | Data Out Stable after SCL Low                |                                | –55°C ≤ T <sub>J</sub> ≤ 125°C | 0   |                    |                       | ns   |
| t <sub>4</sub>       | SDA Low Set-Up Time to SCL Low Condition)    | (Start                         | -55°C ≤ T <sub>J</sub> ≤ 125°C | 100 |                    |                       | ns   |
| t <sub>5</sub>       | SDA High Hold Time after SCL High Condition) | h (Stop                        | -55°C ≤ T <sub>J</sub> ≤ 125°C | 100 |                    |                       | ns   |
|                      | SDA Time Low for Reset of Serial             | LM75A                          |                                | 75  |                    |                       |      |
| <sup>t</sup> TIMEOUT | Interface <sup>(4)</sup>                     |                                | -55°C ≤ T <sub>J</sub> ≤ 125°C |     |                    | 325                   | ms   |

Typicals are at  $T_A$  = 25°C and represent most likely parametric norm. Maximum values (limits) are ensured to AOQL (Average Outgoing Quality Level).

Product Folder Links: LM75A

Typicals are at  $T_A$  = 25°C and represent most likely parametric norm. Maximum values (limits) are ensured to AOQL (Average Outgoing Quality Level).

Timing specifications are tested at the bus input logic levels (Vin(0)=0.3XVA for a falling edge and Vin(1)=0.7XVA for a rising edge) when the SCL and SDA edge rates are similar.

Holding the SDA line low for a time greater than t<sub>TIMEOUT</sub> will cause the LM75A to reset SDA to the IDLE state of the serial bus communication (SDA set High).





Figure 1. Timing Diagram



Figure 2. Temperature-to-Digital Transfer Function (Non-Linear Scale for Clarity)



Figure 3. Printed Circuit Board Used for Thermal Resistance Specifications





(a) Typical 2-Byte Read From Preset Pointer Location Such as Temp,  $T_{OS}$ ,  $T_{HYST}$ 





(b) Typical Pointer Set Followed by Immediate Read for 2-Byte Register such as Temp,  $T_{OS}$ ,  $T_{HYST}$ 



(c) Typical 1-Byte Read From Configuration Register With Preset Pointer

Figure 4. I<sup>2</sup>C Timing Diagram

by Master





0 1 \ \(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\a2\)\(\

Figure 5. I<sup>2</sup>C Timing Diagrams (Continued)



# 6.8 Typical Characteristics





## 7 Detailed Description

#### 7.1 Overview

The LM75A temperature sensor incorporates a band-gap type temperature sensor and 9-bit ADC (sigma-delta ADC). The temperature data output of the LM75A is available at all times via the I<sup>2</sup>C bus. If a conversion is in progress, it will be stopped and restarted after the read. A digital comparator is also incorporated that compares a series of readings, the number of which is user-selectable, to user-programmable setpoint and hysteresis values. The comparator trips the O.S. output line, which is programmable for mode and polarity. The LM75A has an integrated low-pass filter on both the SDA and the SCL line. These filters increase communications reliability in noisy environments.

The LM75A also has a bus fault timeout feature. If the SDA line is held low for longer than  $t_{\text{TIMEOUT}}$  (see specification) the LM75A will reset to the IDLE state (SDA set to high impedance) and wait for a new start condition. The TIMEOUT feature is not functional in Shutdown Mode.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Digital Temperature Sensor

The LM75A is an industry-standard digital temperature sensor with an integrated sigma-delta ADC and I<sup>2</sup>C interface. The LM75A provides 9-bit digital temperature readings with an accuracy of ±2°C from –25°C to 100°C and ±3°C over –55°C to 125°C.

The LM75A operates with a single supply from +2.7 V to +5.5 V. Communication is accomplished over a 2-wire interface which operates up to 400kHz. The LM75A has three address pins, allowing up to eight LM75A devices to operate on the same 2-wire bus. The LM75A has a dedicated over-temperature output (O.S.) with programmable limit and hysteresis. This output has programmable fault tolerance, which allows the user to define the number of consecutive error conditions that must occur before O.S. is activated.

## 7.4 Device Functional Modes

In Comparator mode the O.S. Output behaves like a thermostat. The output becomes active when temperature exceeds the  $T_{OS}$  limit, and leaves the active state when the temperature drops below the  $T_{HYST}$  limit. In this mode the O.S. output can be used to turn a cooling fan on, initiate an emergency system shutdown, or reduce system clock speed. Shutdown mode does not reset O.S. state in a comparator mode.

In Interrupt mode exceeding  $T_{OS}$  also makes O.S. active but O.S. will remain active indefinitely until reset by reading any register via the  $I^2C$  interface. Once O.S. has been activated by crossing  $T_{OS}$ , then reset, it can be activated again only by Temperature going below  $T_{HYST}$ . Again, it will remain active indefinitely until being reset by a read. Placing the LM75A in shutdown mode also resets the O.S. Output.



### **Device Functional Modes (continued)**

The LM75A always powers up in a known state. The power up default conditions are:

- Comparator mode
- $T_{OS} = 80^{\circ}C$
- $T_{HYST} = 75^{\circ}C$
- O.S. active low
- Pointer = "00"

When the supply voltage is less than about 1.7V, the LM75A is considered powered down. As the supply voltage rises above the nominal 1.7V power up threshold, the internal registers are reset to the power up default values

If the LM75A is not connected to the I<sup>2</sup>C bus on power up, it will act as a stand-alone thermostat with the power up default conditions listed above. It is optional, but recommended, to connect the address pins (A2, A1, A0) and the SCL and SDA pins together and to a 10k pullup resistor to +V<sub>S</sub> for better noise immunity. Any of these pins may also be tied high separately through a 10-k pullup resistor.

## 7.5 Programming

#### 7.5.1 I<sup>2</sup>C Bus Interface

The LM75A operates as a slave on the I<sup>2</sup>C bus, so the SCL line is an input (no clock is generated by the LM75A) and the SDA line is a bi-directional serial data path. According to I<sup>2</sup>C bus specifications, the LM75A has a 7-bit slave address. The four most significant bits of the slave address are hard wired inside the LM75A and are "1001". The three least significant bits of the address are assigned to pins A2-A0, and are set by connecting these pins to ground for a low, (0); or to  $+V_S$  for a high, (1).

Therefore, the complete slave address is:





These interrupt mode resets of O.S. occur only when LM75A is read or placed in shutdown. Otherwise, O.S. would remain active indefinitely for any event.

Figure 7. O.S. Output Temperature Response Diagram

Product Folder Links: LM75A



#### 7.5.2 Temperature Data Format

Temperature data can be read from the Temperature,  $T_{OS}$  Set Point, and  $T_{HYST}$  Set Point registers; and written to the  $T_{OS}$  Set Point, and  $T_{HYST}$  Set Point registers. Temperature data is represented by a 9-bit, two's complement word with an LSB (Least Significant Bit) equal to 0.5°C:

| Tomporatura | Digital Outpu | ıt   |
|-------------|---------------|------|
| Temperature | Binary        | Hex  |
| +125°C      | 0 1111 1010   | 0FAh |
| +25°C       | 0 0011 0010   | 032h |
| +0.5°C      | 0 0000 0001   | 001h |
| 0°C         | 0 0000 0000   | 000h |
| −0.5°C      | 1 1111 1111   | 1FFh |
| −25°C       | 1 1100 1110   | 1CEh |
| −55°C       | 1 1001 0010   | 192h |

#### 7.5.3 Shutdown Mode

Shutdown mode is enabled by setting the shutdown bit in the Configuration register via the  $I^2C$  bus. Shutdown mode reduces power supply current significantly. See specified quiescent current specification in the electrical tables. In Interrupt mode O.S. is reset if previously set and is undefined in Comparator mode during shutdown. The  $I^2C$  interface remains active. Activity on the clock and data lines of the  $I^2C$  bus may slightly increase shutdown mode quiescent current.  $T_{OS}$ ,  $T_{HYST}$ , and Configuration registers can be read from and written to in shutdown mode.

For the LM75A, the TIMEOUT feature is turned off in Shutdown Mode.

#### 7.5.4 Fault Queue

A fault queue of up to 6 faults is provided to prevent false tripping of O.S. when the LM75A is used in noisy environments. The number of faults set in the queue must occur consecutively to set the O.S. output.

#### 7.5.5 Comparator and Interrupt Mode

As indicated in the O.S. Output Temperature Response Diagram, Figure 7, the events that trigger O.S. are identical for either Comparator or Interrupt mode. The most important difference is that in Interrupt mode the O.S. will remain set indefinitely once it has been set. To reset O.S. while in Interrupt mode, perform a read from any register in the LM75A.

#### 7.5.6 O.S. Output

The O.S. output is an open-drain output and does not have an internal pullup. A "high" level will not be observed on this pin until pullup current is provided from some external source, typically a pullup resistor. Choice of resistor value depends on many system factors but, in general, the pullup resistor should be as large as possible. This will minimize any errors due to internal heating of the LM75A. The maximum resistance of the pullup, based on LM75A specification for High Level Output Current, to provide a 2-V high level, is 30 k $\Omega$ .

#### **7.5.7** O.S. Polarity

The O.S. output can be programmed via the configuration register to be either active low (default mode), or active high. In active low mode the O.S. output goes low when triggered exactly as shown on the O.S. Output Temperature Response Diagram, Figure 7. Active high simply inverts the polarity of the O.S. output.



#### 7.5.8 Internal Register Structure



Figure 8. Register Structure

There are four data registers in the LM75A and an additional Product ID register selected by the Pointer register. At power-up the Pointer is set to "000"; the location for the Temperature Register. The Pointer register latches whatever the last location it was set to. In Interrupt Mode, a read from the LM75A, or placing the device in shutdown mode, resets the O.S. output. All registers are read and write, except the Temperature register and the LM75A's Product ID register, which are read-only.

A write to the LM75A will always include the address byte and the Pointer byte. A write to the Configuration register requires one data byte, and the  $T_{OS}$  and  $T_{HYST}$  registers require two data bytes.

Reading the LM75A can take place either of two ways: If the location latched in the Pointer is correct (most of the time it is expected that the Pointer will point to the Temperature register because it will be the data most frequently read from the LM75A), then the read can simply consist of an address byte, followed by retrieving the corresponding number of data bytes. If the Pointer needs to be set, then an address byte, pointer byte, repeat start, and another address byte will accomplish a read.

The first data byte is the most significant byte with most significant bit first, permitting only as much data as necessary to be read to determine temperature condition. For instance, if the first four bits of the temperature data indicates an overtemperature condition, the host processor could immediately take action to remedy the excessive temperatures. At the end of a read, the LM75A can accept either Acknowledge or No Acknowledge from the Master (No Acknowledge is typically used as a signal for the slave that the Master has read its last byte).

#### 7.6 Register Maps

#### 7.6.1 Pointer Register (Selects Which Registers Will Be Read From or Written to):

| P7 | P6 | P5 | P4 | P3 | P2              | P1 | P0 |
|----|----|----|----|----|-----------------|----|----|
| 0  | 0  | 0  | 0  | 0  | Register Select |    |    |

P0-P1: Register Select:

| P2 | P1 | P0 | Register                                   |
|----|----|----|--------------------------------------------|
| 0  | 0  | 0  | Temperature (Read-only) (Power-up default) |
| 0  | 0  | 1  | Configuration (Read/Write)                 |
| 0  | 1  | 0  | T <sub>HYST</sub> (Read/Write)             |
| 0  | 1  | 1  | T <sub>OS</sub> (Read/Write)               |
| 1  | 1  | 1  | Product ID Register                        |



P3-P7: Must be kept zero.

#### 7.6.2 Temperature Register (Read-Only):

| D15 | D14   | D13   | D12   | D11   | D10   | D9    | D8    | D7  | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----|-------|-------|-------|-------|-------|-------|-------|-----|----|----|----|----|----|----|----|
| MSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | LSB | Χ  | Χ  | Χ  | Χ  | Х  | Χ  | Х  |

D0–D6: Undefined. D7–D15: Temperature Data. One LSB = 0.5°C. Two's complement format.

#### 7.6.3 Configuration Register (Read/Write):

| D7 | D6 | D5 | D4          | D3 | D2            | D1      | D0       |
|----|----|----|-------------|----|---------------|---------|----------|
| 0  | 0  | 0  | Fault Queue |    | O.S. Polarity | Cmp/Int | Shutdown |

Power up default is with all bits "0" (zero).

D0: Shutdown: When set to 1 the LM75A goes to low power shutdown mode.

D1: Comparator/Interrupt mode: 0 is Comparator mode, 1 is Interrupt mode.

D2: O.S. Polarity: 0 is active low, 1 is active high. O.S. is an open-drain output under all conditions.

D3-D4: Fault Queue: Number of faults necessary to detect before setting O.S. output to avoid false tripping due to noise. Faults are determine at the end of a conversion. See specified temperature conversion time in the electrical tables.

| D4 | D3 | Number of Faults     |
|----|----|----------------------|
| 0  | 0  | 1 (Power-up default) |
| 0  | 1  | 2                    |
| 1  | 0  | 4                    |
| 1  | 1  | 6                    |

D5-D7: These bits are used for production testing and must be kept zero for normal operation.

#### 7.6.4 T<sub>HYST</sub> and T<sub>OS</sub> Register (Read/Write):

| D15 | D14   | D13   | D12   | D11   | D10   | D9    | D8    | D7  | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----|-------|-------|-------|-------|-------|-------|-------|-----|----|----|----|----|----|----|----|
| MSB | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | LSB | X  | Х  | X  | X  | Х  | Х  | Х  |

D0–D6: Undefined 75°C

D7-D15:  $T_{HYST}$  Or  $T_{OS}$  Trip Temperature Data. Power up default is  $T_{OS}$  = 80°C,  $T_{HYST}$  =

## 7.6.5 PRODID: Product ID Register (Read-Only) Pointer Address: 07h

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |
|----|----|----|----|----|----|----|----|--|
| 1  | 0  | 1  | 0  | 0  | 0  | 0  | 1  |  |

D4--D7 Product Identification Nibble. Always returns Ah to uniquely identify this part as the LM75A.

D0--D3 Die Revision Nibble. Returns 1h to uniquely identify the revision level as one.



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The wide temperature and supply range and I<sup>2</sup>C interface make the LM75A ideal for a number of applications including base stations, electronic test equipment, office electronics, personal computers, and any other system where thermal management is critical to performance.

### 8.2 Typical Applications

#### 8.2.1 Simple Fan Controller, Interface Optional



When using the two-wire interface: program O.S. for active high and connect O.S. directly to Q2's gate.

Figure 9. Simple Fan Controller, Interface Optional

#### 8.2.1.1 Design Requirements

The LM75A requires positive supply voltage of 2.7 V to 5.5 V to be applied between +Vs and GND. For best results, bypass capacitors of 100 nF and 10  $\mu$ F are recommended. Pullup resistors of 10 k $\Omega$  are required on SCL and SDA.

#### 8.2.1.2 Detailed Design Procedure

Accessing the conversion result of the LM75A consists of writing an address byte followed by retrieving the corresponding number of data bytes. The first data byte is the most significant byte with the most significant bit first, permitting only as much data as necessary to be read to determine temperature condition. For instance, if the first four bits of the temperature data indicates an overtemperature condition, the host processor could immediately take action to remedy the excessive temperatures. At the end of a read, the LM75A can accept either Acknowledge or No Acknowledge from the Master (No Acknowledge is typically used as a signal for the slave that the Master has read its last byte). Temperature data is two's complement format and one LSB is equivalent to 0.5°C.

Product Folder Links: LM75A

## **Typical Applications (continued)**

## 8.2.1.3 Application Curve



Figure 10. Temperature Accuracy

## 8.3 System Examples

## 8.3.1 Simple Thermostat, Interface Optional



Figure 11. Simple Thermostat, Interface Optional



## **System Examples (continued)**

## 8.3.2 Temperature Sensor with Loudmouth Alarm (Barking Watchdog)



Figure 12. Temperature Sensor with Loudmouth Alarm (Barking Watchdog)



## 9 Power Supply Recommendations

The LM75A is specified for operation from 2.7 V to 5.5 V. Place 100-nF and 10-µF capacitors close to +Vs in order to reduce errors coupling in from noisy or high impedance supplies.

### 10 Layout

### 10.1 Layout Guidelines

To achieve the expected results when measuring temperature with an integrated circuit temperature sensor like the LM75A, it is important to understand that the sensor measures its own die temperature. For the LM75A, the best thermal path between the die and the outside world is through the LM75A's pins. In the VSSOP-8 package, the GND pin is directly connected to the die, so the GND pin provides the best thermal path. If the other pins are at different temperatures (unlikely, but possible), they will affect the die temperature, but not as strongly as the GND pin. In the SOIC-8 package, none of the pins is directly connected to the die, so they will all contribute similarly to the die temperature. Because the pins represent a good thermal path to the LM75A die, the LM75A will provide an accurate measurement of the temperature of the printed circuit board on which it is mounted. There is a less efficient thermal path between the plastic package and the LM75A die. If the ambient air temperature is significantly different from the printed circuit board temperature, it will have a small effect on the measured temperature.

In probe-type applications, the LM75A can be mounted inside a sealed-end metal tube, and can then be dipped into a bath or screwed into a threaded hole in a tank. As with any IC, the LM75A and accompanying wiring and circuits must be kept insulated and dry, to avoid leakage and corrosion. This is especially true if the circuit may operate at cold temperatures where condensation can occur. Printed-circuit coatings and varnishes such as Humiseal and epoxy paints or dips are often used to insure that moisture cannot corrode the LM75A or its connections.

#### 10.1.1 Digital Noise Issues

The LM75A features an integrated low-pass filter on both the SCL and the SDA digital lines to mitigate the effects of bus noise. Although this filtering makes the LM75A communication robust in noisy environments, good layout practices are always recommended. Minimize noise coupling by keeping digital traces away from switching power supplies. Also, ensure that digital lines containing high-speed data communications cross at right angles to the SDA and SCL lines. Excessive noise coupling into the SDA and SCL lines on the LM75A—specifically noise with amplitude greater than 400 mV $_{\rm pp}$  (the LM75A's typical hysteresis), overshoot greater than 300mV above +V $_{\rm s}$ , and undershoot more than 300 mV below GND—may prevent successful serial communication with the LM75A. Serial bus no-acknowledge is the most common symptom, causing unnecessary traffic on the bus. Although the serial bus maximum frequency of communication is only 400 kHz, care must be taken to ensure proper termination within a system with long printed circuit board traces or multiple parts on the bus



# 10.2 Layout Example



Figure 13. Printed Circuit Board Used for Thermal Resistance Specifications



## 11 Device and Documentation Support

#### 11.1 Trademarks

All trademarks are the property of their respective owners.

#### 11.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| LM75AIM/NOPB     | ACTIVE     | SOIC         | D                  | 8    | 95             | RoHS & Green | SN                            | Level-1-260C-UNLIM | -55 to 125   | LM75<br>AIM             | Samples |
| LM75AIMM/NOPB    | ACTIVE     | VSSOP        | DGK                | 8    | 1000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -55 to 125   | T00A                    | Samples |
| LM75AIMME/NOPB   | ACTIVE     | VSSOP        | DGK                | 8    | 250            | RoHS & Green | SN                            | Level-1-260C-UNLIM | -55 to 125   | T00A                    | Samples |
| LM75AIMMX/NOPB   | ACTIVE     | VSSOP        | DGK                | 8    | 3500           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -55 to 125   | T00A                    | Samples |
| LM75AIMX/NOPB    | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -55 to 125   | LM75<br>AIM             | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 22-Oct-2014

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All differsions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LM75AIMM/NOPB               | VSSOP           | DGK                | 8 | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LM75AIMME/NOPB              | VSSOP           | DGK                | 8 | 250  | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LM75AIMMX/NOPB              | VSSOP           | DGK                | 8 | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LM75AIMX/NOPB               | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |

www.ti.com 22-Oct-2014



\*All dimensions are nominal

| Device         | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|---------------------|-----|------|------|-------------|------------|-------------|
| LM75AIMM/NOPB  | VSSOP               | DGK | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LM75AIMME/NOPB | VSSOP               | DGK | 8    | 250  | 210.0       | 185.0      | 35.0        |
| LM75AIMMX/NOPB | VSSOP               | DGK | 8    | 3500 | 367.0       | 367.0      | 35.0        |
| LM75AIMX/NOPB  | SOIC                | D   | 8    | 2500 | 367.0       | 367.0      | 35.0        |



SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

# PLASTIC SMALL OUTLINE PACKAGE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated