



## CMOS QUAD BILATERAL SWITCH

Check for Samples: CD4066B-Q1

#### **FEATURES**

- Qualified for Automotive Applications
- 15-V Digital or ±7.5-V Peak-to-Peak Switching
- 125-Ω Typical On-State Resistance for 15-V Operation
- Switch On-State Resistance Matched to Within 5 Ω Over 15-V Signal-Input Range
- On-State Resistance Flat Over Full Peak-to-Peak Signal Range
- High On/Off Output-Voltage Ratio: 80 dB Typical at  $f_{is} = 10$  kHz,  $R_L = 1$  k $\Omega$
- High Degree of Linearity: <0.5% Distortion Typical at f<sub>is</sub> = 1 kHz, V<sub>is</sub> = 5 V p-p, V<sub>DD</sub> − V<sub>SS</sub> ≥ 10 V, R<sub>I</sub> = 10 kΩ
- Extremely Low Off-State Switch Leakage, Resulting in Very Low Offset Current and High Effective Off-State Resistance: 10 pA Typical at V<sub>DD</sub> – V<sub>SS</sub> = 10 V, T<sub>A</sub> = 25°C
- Extremely High Control Input Impedance (Control Circuit Isolated From Signal Circuit): 10<sup>12</sup> Ω Typical
- Low Crosstalk Between Switches: –50 dB Typical at f<sub>is</sub> = 8 MHz, R<sub>L</sub> = 1 kΩ
- Matched Control-Input to Signal-Output Capacitance: Reduces Output Signal Transients
- Frequency Response, Switch On = 40 MHz Typical
- 100% Tested for Quiescent Current at 20 V

- 5-V, 10-V, and 15-V Parametric Ratings
- Latch-Up Exceeds 100mA per JESD78 Class I
- Meets All Requirements of JEDEC Tentative Standard No. 13-B, Standard Specifications for Description of "B" Series CMOS Devices

#### **APPLICATIONS**

- Analog Signal Switching/Multiplexing: Signal Gating, Modulator, Squelch Control, Demodulator, Chopper, Commutating Switch
- Digital Signal Switching/Multiplexing
- Transmission-Gate Logic Implementation
- Analog-to-Digital and Digital-to-Analog Conversion
- Digital Control of Frequency, Impedance, Phase, and Analog-Signal Gain



#### DESCRIPTION/ORDERING INFORMATION

The CD4066B-Q1 is a quad bilateral switch intended for the transmission or multiplexing of analog or digital signals. It is pin-for-pin compatible with the CD4016B, but exhibits a much lower on-state resistance. In addition, the on-state resistance is relatively constant over the full signal-input range.

The CD4066B-Q1 consists of four bilateral switches, each with independent controls. Both the p and the n devices in a given switch are biased on or off simultaneously by the control signal. As shown in Figure 1, the well of the n-channel device on each switch is tied to either the input (when the switch is on) or to VSS (when the switch is off). This configuration eliminates the variation of the switch-transistor threshold voltage with input signal and, thus, keeps the on-state resistance low over the full operating-signal range.

The advantages over single-channel switches include peak input-signal voltage swings equal to the full supply voltage and more constant on-state impedance over the input-signal range. However, for sample-and-hold applications, the CD4016B is recommended.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.







These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ORDERING INFORMATION**

| T <sub>A</sub> | PACI     | KAGE         | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |  |
|----------------|----------|--------------|--------------------------|---------------------|--|
| -40°C to 125°C | SOIC - D | Reel of 2500 | CD4066BQDRQ1             | CD4066BQ            |  |



<sup>†</sup> All control inputs are protected by the CMOS protection network.

- NOTES: A.All p substrates are connected to V DD.

  B. Normal operation control-line biasing: switch on (logic 1), V<sub>C</sub> = V<sub>DD</sub>; switch off (logic 0), V<sub>C</sub> = V<sub>SS</sub>

  C. Signal-level range: V<sub>SS</sub> ≤ V<sub>is</sub> ≤ V<sub>DD</sub>

Figure 1. Schematic Diagram of One-of-Four Identical Switches and Associated Control Circuitry



## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) (1)

|                                                           |                                           | VALUE      | UNIT |
|-----------------------------------------------------------|-------------------------------------------|------------|------|
| DC supply-voltage range, V <sub>DD</sub> (voltages        | s referenced to V <sub>SS</sub> terminal) | -0.5 to 20 | V    |
| Input voltage range, Vis (all inputs)                     | -0.5 to V <sub>DD</sub> + 0.5             | V          |      |
| DC input current, IIN (any one input)                     | ±10                                       | mA         |      |
| Package thermal impedance, θ <sub>JA</sub> <sup>(2)</sup> | 86                                        | °C/W       |      |
|                                                           | Human-Body Model (HBM)                    | 500        |      |
| ESD Electrostatic discharge (3)                           | Machine Model (MM)                        | 150        | V    |
|                                                           | Field_Induced_Charged Device Model (CDM)  | 1000       |      |
| Lead temperature (during soldering): At                   | 265                                       | °C         |      |
| Storage temperature range, T <sub>stg</sub>               | -65 to 150                                | °C         |      |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The package thermal impedance is calculated in accordance with JESD 51-7.

#### THERMAL INFORMATION

|                         |                                              | CD4066B-Q1 |       |
|-------------------------|----------------------------------------------|------------|-------|
|                         | THERMAL METRIC(1)                            | D PACKAGE  | UNITS |
|                         |                                              | 14 PINS    |       |
| $\theta_{JA}$           | Junction-to-ambient thermal resistance       | 92.4       |       |
| $\theta_{\text{JCtop}}$ | Junction-to-case (top) thermal resistance    | 52.5       |       |
| $\theta_{JB}$           | Junction-to-board thermal resistance         | 46.7       | 90044 |
| ΨЈΤ                     | Junction-to-top characterization parameter   | 46.4       | °C/W  |
| ΨЈВ                     | Junction-to-board characterization parameter | 46.4       |       |
| $\theta_{JCbot}$        | Junction-to-case (bottom) thermal resistance | N/A        |       |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### RECOMMENDED OPERATING CONDITIONS

|                |                                | MIN | MAX | UNIT |
|----------------|--------------------------------|-----|-----|------|
| $V_{DD}$       | Supply voltage                 | 3   | 18  | V    |
| T <sub>A</sub> | Operating free-air temperature | -40 | 125 | °C   |

Copyright © 2011, Texas Instruments Incorporated

<sup>(3)</sup> Tested in accordance with AEC-Q100.



# **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

|                  |                                                                                    |                                                                                                                                                                                                          |                 |                 | LIMITS AT IN | IDICATED TEMP | ERATURE           | S    |      |
|------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|--------------|---------------|-------------------|------|------|
|                  |                                                                                    |                                                                                                                                                                                                          | V <sub>IN</sub> | V <sub>DD</sub> | 1000         | 40700         | 25                | C.   | UNIT |
|                  | On-state resistance (max)  On-state resistance difference between any two switches | TEST CONDITIONS                                                                                                                                                                                          | (Ÿ)             | (V)             | –40°C        | 125°C         | TYP               | MAX  | . ]  |
|                  |                                                                                    |                                                                                                                                                                                                          | 0.5             | 5               | 0.25         | 7.5           | 0.01              | 0.25 |      |
|                  | Outageant device aurent                                                            |                                                                                                                                                                                                          | 0.10            | 10              | 0.5          | 15            | 0.01              | 0.5  |      |
| I <sub>DD</sub>  | Quiescent device current                                                           |                                                                                                                                                                                                          | 0.15            | 15              | 1            | 30            | 0.01              | 1    | μA   |
|                  |                                                                                    |                                                                                                                                                                                                          | 0.20 20         |                 |              |               | 0.02              | 5    |      |
| SIGNA            | AL INPUTS (V <sub>is</sub> ) AND OUTPUT                                            | rs (V <sub>os</sub> )                                                                                                                                                                                    |                 |                 |              |               |                   |      |      |
|                  |                                                                                    | $V_C = V_{DD}$ , $R_L = 10 \text{ k}\Omega$ returned                                                                                                                                                     |                 | 5               | 850          | 1300          | 470               | 1050 |      |
| r <sub>on</sub>  | On-state resistance (max)                                                          | VVV                                                                                                                                                                                                      |                 | 10              | 330          | 550           | 180               | 400  | Ω    |
| on               | on state resistance (max)                                                          | to $\frac{V_{DD}}{V_{is}} = \frac{V_{SS}}{V_{SS}}$ ,                                                                                                                                                     |                 |                 | 210          | 320           | 125               | 240  |      |
|                  | On-state resistance                                                                |                                                                                                                                                                                                          |                 | 5               |              |               | 15                |      |      |
| $\Delta r_{on}$  | difference between any two                                                         | $R_L = 10 \text{ k}\Omega, V_C = V_{DD}$                                                                                                                                                                 |                 |                 |              |               | 10                |      | Ω    |
|                  | switches                                                                           |                                                                                                                                                                                                          | 15              |                 |              | 5             |                   |      |      |
| THD              | Total harmonic distortion                                                          | $\begin{array}{c} V_C = V_{DD} = 5 \text{ V, } V_{SS} = -5 \text{ V,} \\ V_{is(p-p)} = 5 \text{ V (sine wave centered on 0 V)} \\ R_L = 10 \text{ k}\Omega, f_{is} = 1\text{-kHz sine wave} \end{array}$ | ,               |                 |              |               | 0.4%              |      |      |
|                  |                                                                                    | $V_C = V_{DD} = 5 \text{ V}, V_{SS} = -5 \text{ V}, V_{is(p-p)} = 5 \text{ V}$ (sine wave centered on 0 V), $R_L = 1 \text{ k}\Omega$                                                                    |                 |                 |              |               | 40                |      | MHz  |
|                  | –50-dB feedthrough frequency (switch off)                                          | $V_C = V_{SS} = -5 \text{ V}, V_{is(p-p)} = 5 \text{ V}$<br>(sine wave centered on 0 V), $R_L = 1 \text{ k}\Omega$                                                                                       |                 |                 |              |               | 1                 |      | MHz  |
| I <sub>is</sub>  | Input/output leakage current (switch off) (max)                                    | $V_{C} = 0 \text{ V}, V_{is} = 18 \text{ V}, V_{os} = 0 \text{ V}; \text{ and } V_{C} = V_{is} = 0 \text{ V}, V_{os} = 18 \text{ V}$                                                                     | 0 V,            | 18              | ±0.1         | ±1            | ±10 <sup>-5</sup> | ±0.1 | μA   |
|                  | –50-dB crosstalk frequency                                                         | $ \begin{aligned} &V_{C}(A) = V_{DD} = 5 \ V, \\ &V_{C}(B) = V_{SS} = -5 \ V, \\ &V_{Is}(A) = 5 \ V_{p-p}, \ 50 \text{-}\Omega \ \text{source}, \ R_{L} = 1 \ \text{k}\Omega \end{aligned} $             |                 |                 |              |               | 8                 |      | MHz  |
|                  |                                                                                    | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                   |                 |                 |              |               | 20                | 40   |      |
| $t_{pd}$         | Propagation delay (signal input to signal output)                                  |                                                                                                                                                                                                          |                 |                 |              |               | 10                | 20   | ns   |
|                  | o.g.isi osipsi/                                                                    |                                                                                                                                                                                                          |                 |                 |              |               | 7                 | 15   |      |
| C <sub>is</sub>  | Input capacitance                                                                  | $V_{DD} = 5 \text{ V}, V_{C} = V_{SS} = -5 \text{ V}$                                                                                                                                                    |                 |                 |              |               | 8                 |      | pF   |
| C <sub>os</sub>  | Output capacitance                                                                 | $V_{DD} = 5 \text{ V}, V_{C} = V_{SS} = -5 \text{ V}$                                                                                                                                                    |                 |                 |              |               | 8                 |      | pF   |
| C <sub>ios</sub> | Feedthrough                                                                        | $V_{DD} = 5 \text{ V}, V_{C} = V_{SS} = -5 \text{ V}$                                                                                                                                                    |                 |                 |              |               | 0.5               |      | pF   |



# **ELECTRICAL CHARACTERISTICS (continued)**

over operating free-air temperature range (unless otherwise noted)

|                 |                                            |                                                                                                                 | LIMITS |                 |           |       | IMITS AT INDICATED TEMPERATURES |      |    |  |  |
|-----------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------|-----------------|-----------|-------|---------------------------------|------|----|--|--|
| DADAMETED       |                                            | TEST CONDITIONS V                                                                                               |        | V <sub>DD</sub> | 4000      | 40500 | 25°                             | 25°C |    |  |  |
|                 | PARAMETER                                  | TEST CONDITIONS                                                                                                 | (V)    | –40°C           | 125°C     | TYP   | MAX                             | †    |    |  |  |
| CONT            | ROL (V <sub>C</sub> )                      |                                                                                                                 |        |                 |           |       |                                 |      |    |  |  |
|                 |                                            |                                                                                                                 |        | 5               | 1         | 1     |                                 | 1    |    |  |  |
| $V_{ILC}$       | Control input, low voltage (max)           | $ I_{is}  < 10 \text{ mA}, V_{is} = V_{SS}, V_{OS} = V_{DD}, \text{ and}$<br>$V_{is} = V_{DD}, V_{OS} = V_{SS}$ | 10     | 2               | 2         |       | 2                               | V    |    |  |  |
|                 | (max)                                      | V <sub>IS</sub> – V <sub>DD</sub> , V <sub>OS</sub> – V <sub>SS</sub>                                           | 15     | 2               | 2         |       | 2                               | ř    |    |  |  |
|                 |                                            |                                                                                                                 |        | 5               | 3.5 (MIN) |       |                                 |      |    |  |  |
| $V_{IHC}$       | Control input, low voltage                 | See Figure 6                                                                                                    | 10     | 7 (MIN)         |           |       |                                 | V    |    |  |  |
|                 |                                            |                                                                                                                 | 15     | 11 (MIN)        |           |       |                                 |      |    |  |  |
| I <sub>IN</sub> | Input current (max)                        | $V_{is} \le V_{DD}, V_{DD} - V_{SS} = 18 \text{ V}, V_{CC} \le V_{DD} - V_{CC}$                                 | ss     | 18              | ±0.1      | ±1    | ±10 <sup>-5</sup>               | ±0.1 | μA |  |  |
|                 | Crosstalk (control input to signal output) | $V_C$ = 10 V (square wave),<br>t <sub>r</sub> , t <sub>f</sub> = 20 ns, R <sub>L</sub> = 10 kΩ                  |        | 10              |           |       | 50                              |      | mW |  |  |
|                 |                                            |                                                                                                                 |        | 5               |           |       | 35                              | 70   |    |  |  |
|                 | Turn-on and turn-off propagation delay     | $V_{IN} = V_{DD}, t_r, t_f = 20 \text{ ns},$<br>$C_I = 50 \text{ pF}, R_I = 1 \text{ k}\Omega$                  |        | 10              |           |       | 20                              | 40   | ns |  |  |
|                 | propagation delay                          | C <sub>L</sub> = 50 pr , R <sub>L</sub> = 1 kΩ                                                                  | 15     |                 |           | 15    | 30                              |      |    |  |  |
|                 |                                            | $V_{is} = V_{DD}$ , $V_{SS} = GND$ , $R_L = 1 k\Omega$ to $GND$ ,                                               | Э,     | 5               |           |       | 6                               |      |    |  |  |
|                 | Maximum control input                      | $C_L = 50 \text{ pF}, V_C = 10 \text{ V} \text{ (square wave}$                                                  | 10     |                 |           | 9     |                                 | MHz  |    |  |  |
|                 | repetition rate                            | centered on 5 V), $t_r$ , $t_f$ = 20 ns,<br>$V_{os}$ = 1/2 $V_{os}$ at 1 kHz                                    | 15     |                 |           | 9.5   |                                 |      |    |  |  |
| Ci              | Input capacitance                          |                                                                                                                 |        |                 |           |       | 5                               |      | pF |  |  |

### **SWITCHING CHARACTERISTICS**

|                        |                 | SW    | SWITCH OUTPUT,       |       |                     |     |  |
|------------------------|-----------------|-------|----------------------|-------|---------------------|-----|--|
| V <sub>DD</sub><br>(V) | V <sub>is</sub> |       | I <sub>is</sub> (mA) |       | V <sub>os</sub> (V) |     |  |
| (*)                    | (V)             | -40°C | 25°C                 | 125°C | MIN                 | MAX |  |
| 5                      | 0               | 0.61  | 0.51                 | 0.36  |                     | 0.4 |  |
| 5                      | 5               | -0.61 | -0.51                | -0.36 | 4.6                 |     |  |
| 10                     | 0               | 1.5   | 1.3                  | 0.9   |                     |     |  |
| 10                     | 10              | -1.6  | -1.3                 | -0.9  |                     |     |  |
| 15                     | 0               | 4     | 3.4                  | 2.4   |                     | 1.5 |  |
| 15                     | 15              | -4    | -3.4                 | -2.4  | 13.5                |     |  |

SCHS383 -APRIL 2011 www.ti.com

# STRUMENTS

# TYPICAL CHARACTERISTICS



Figure 6. Determination of ron as a Test Condition for Control-Input High-Voltage (VIHC) Specification

92CS-30966



# TYPICAL CHARACTERISTICS (continued)



Figure 7. Channel On-State Resistance Measurement Circuit

10<sup>4</sup>





**POWER DISSIPATION PER PACKAGE** 

**SWITCHING FREQUENCY** 

Figure 8.

Figure 9.

f - Switching Frequency - kHz

92C-30920

SCHS383 - APRIL 2011 www.ti.com

### TEXAS INSTRUMENTS

#### TYPICAL CHARACTERISTICS (continued)



92CS-30922

All unused terminals are connected to VSS.

92CS-30921

Measured on Boonton capacitance bridge, model 75a (1 MHz); test-fixture capacitance nulled out.

Figure 10. Typical On Characteristics for One of Four Channels



Figure 11. Off-Switch Input or Output Leakage



92CS-30923 All unused terminals are connected to V<sub>SS</sub>.

All unused terminals are connected to  $V_{\mbox{\scriptsize SS}}$ .

Figure 12. Propagation Delay Time Signal Input ( $V_{is}$ ) to Signal Output ( $V_{os}$ )

Figure 13. Crosstalk-Control Input to Signal Output



NOTES: A.All unused terminals are connected to V  $_{\mbox{\footnotesize SS}}.$ 

92CS-30925

B. Delay is measured at  $V_{os}$  level of +10% from ground (turn-on) or on-state output level (turn-off).

Figure 14. Propagation Delay, t<sub>PLH</sub>, t<sub>PHL</sub> Control-Signal Output



TYPICAL CHARACTERISTICS (continued)



All unused terminals are connected to V<sub>SS</sub>.

92CS-30925

Figure 15. Maximum Allowable Control-Input Repetition Rate



Measure inputs sequentially to both  $V_{DD}$  and  $V_{SS}$ . Connect all unused inputs to either  $V_{DD}$  or  $V_{SS}$ . Measure control inputs only.

Figure 16. Input Leakage-Current Test Circuit

SCHS383 -APRIL 2011 www.ti.com

# TEXAS INSTRUMENTS

# **TYPICAL CHARACTERISTICS (continued)**



Figure 17. Four-Channel PAM Multiplex System Diagram



Figure 18. Bidirectional Signal Transmission Via Digital Control Logic

Submit Documentation Feedback







#### **APPLICATION INFORMATION**

In applications that employ separate power sources to drive  $V_{DD}$  and the signal inputs, the  $V_{DD}$  current capability should exceed  $V_{DD}/R_L$  ( $R_L$  = effective external load of the four CD4066B-Q1 bilateral switches). This provision avoids any permanent current flow or clamp action on the  $V_{DD}$  supply when power is applied or removed from the CD4066B-Q1.

In certain applications, the external load-resistor current can include both  $V_{DD}$  and signal-line components. To avoid drawing  $V_{DD}$  current when switch current flows into terminals 1, 4, 8, or 11, the voltage drop across the bidirectional switch must not exceed 0.8 V (calculated from  $r_{on}$  values shown).

No  $V_{DD}$  current will flow through  $R_L$  if the switch current flows into terminals 2, 3, 9, or 10.



## PACKAGE OPTION ADDENDUM

6-Feb-2020

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| CD4066BQDRQ1     | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | CD4066BQ             | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD4066B-Q1:



# **PACKAGE OPTION ADDENDUM**

6-Feb-2020

Military: CD4066B-MIL

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

# D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated