

Rev E1, Page 1/32

#### **FEATURES**

- Resolution of up to 8,192 angle steps per sine period
- ♦ Binary and decimal resolution settings, e.g. 500, 512, 1000, 1024; programmable angle hysteresis
- Count-safe vector follower principle, real-time system with 70 MHz sampling rate
- Conversion time of just 250 ns including amplifier settling
- Direct sensor connection; selectable input gain
- Input frequency of up to 250 kHz
- Signal conditioning for offset, amplitude and phase
- ♦ A/B quadrature signals of up to 3.75 MHz with adjustable minimum transition distance
- Zero signal processing, adjustable in index position and width
- Absolute angle output via fast serial interface (BiSS, SSI)
- Permanent bidirectional memory access to parameters and OEM data by BiSS C
- Period counting with up to 24 bits
- Error monitoring of frequency, amplitude and configuration
- Device setup from serial EEPROM or using BiSS
- ESD protection and TTL-/CMOS-compatible outputs



**APPLICATIONS** 

sensor signals

٠

Optical encoders

MR sensor systems

Interpolator IC for angle

resolution from sine/cosine





Rev E1, Page 2/32

#### DESCRIPTION

iC-NQC is a monolithic A/D converter which, by applying a count-safe vector follower principle, converts sine/cosine sensor signals with a selectable resolution and hysteresis into angle position data.

This absolute value is output via a bidirectional, synchronous-serial I/O interface in BiSS C protocol and trails a master clock rate of up to 10 Mbit/s. Alternatively, this value can be output so that it is compatible with SSI in Gray or binary code, with or without error bits. The device also supports double transmission in SSI ring mode.

Signal periods are logged quickly by a 24-bit period counter that can supplement the output data with an upstream multiturn position value.

At the same time any changes in angle are converted into incremental A QUAD B signals. Here, the minimum transition distance can be stipulated and adapted to suit the system on hand (cable length, external counter). A synchronized zero index Z is generated if enabled by PZERO and NZERO.

The front-end amplifiers are configured as instrumentation amplifiers, permitting sensor bridges to be directly connected without the need for external resistors. Various programmable D/A converters are available for the conditioning of sine/cosine sensor signals with regard to offset, amplitude ratio and phase errors (offset compensation by 8-bit DAC, gain ratio by 5-bit DAC, phase compensation by 6-bit DAC).

The front-end gain can be set in stages graded to suit all common complementary sensor signals of approximately 20 mVpp to 1.5 Vpp and also non-complementary sensor signals of 40 mVpp to 3 Vpp, respectively.

The device can be configured using two bidirectional interfaces, the EEPROM interface from a serial EEP-ROM with I<sup>2</sup>C interface, or the I/O interface in BiSS C protocol. Free storage space on the EEPROM can be accessed via BiSS for the storage of additional data.

After a low voltage reset, iC-NQC reads in the configuration data including the check sum (CRC) from the EEPROM and repeats the process if a CRC error is detected.

The device described here is a multifunctional iC that contains integrated BiSS C interface components. The BiSS C process is protected by patent DE 10310622 B4 owned by iC-Haus GmbH and its application requires the conclusion of a license (free of charge).

Download the license at www.biss-interface.com/bua

# iC-NQC

13-bit Sin/D CONVERTER WITH SIGNAL CALIBRATION



Rev E1, Page 3/32

### CONTENTS

| PACKAGING INFORMATION                | 4  |
|--------------------------------------|----|
| PIN CONFIGURATION                    |    |
| TSSOP20 4.4 mm, lead pitch 0.65 mm . | 4  |
| PACKAGE DIMENSIONS                   | 5  |
| ABSOLUTE MAXIMUM RATINGS             | 6  |
| THERMAL DATA                         | 6  |
| ELECTRICAL CHARACTERISTICS           | 7  |
| CHARACTERISTICS: Diagrams            | 9  |
| OPERATING REQUIREMENTS               | 10 |
| I/O Interface                        | 10 |
| PARAMETER and REGISTER               | 11 |
| SIGNAL CONDITIONING                  | 12 |
| CONVERTER FUNCTIONS                  | 13 |
| MAXIMUM POSSIBLE CONVERTER           |    |
| FREQUENCY                            | 14 |
| Serial Data Output                   | 14 |
| Incremental Output to A, B and Z     | 15 |
| INCREMENTAL SIGNALS                  | 16 |
| SIGNAL MONITORING and ERROR          |    |
| MESSAGES                             | 18 |

| TEST FUNCTIONS                              | 19 |
|---------------------------------------------|----|
| I/O INTERFACE: BISS C PROTOCOL              | 20 |
| Interface Parameters With BiSS C Protocol . | 20 |
| Example of BiSS Data Output                 | 21 |
| Register Communication                      | 21 |
| Internal Reset Function                     | 21 |
| Short BiSS Timeout                          | 21 |
| I/O INTERFACE: SSI Protocol                 | 23 |
| Examples of SSI Data Output                 | 24 |
| EEPROM INTERFACE                            | 25 |
| Example of CRC Calculation Routine          | 25 |
| STARTUP BEHAVIOR                            | 26 |
| Startup With A Configured EEPROM            | 26 |
| Startup Without An EEPROM                   | 26 |
| Initialization After Configuration Failure  | 26 |
| APPLICATION NOTES                           | 28 |
| Principle Input Circuits                    | 28 |
| Input Circuit for Sine Encoders (1 Vpp)     | 28 |
| Basic Circuit for MR Sensors                | 29 |
| EVALUATION BOARD                            | 29 |
| DESIGN REVIEW: Function Notes               | 30 |
| REVISION HISTORY                            | 31 |



Rev E1, Page 4/32

#### PACKAGING INFORMATION TSSOP20 (according to JEDEC Standard)

#### PIN CONFIGURATION

TSSOP20 4.4 mm, lead pitch 0.65 mm



## PIN FUNCTIONS

### No. Name Function

- 1 PCOS Input Cosine +
- 2 NCOS Input Cosine -
- 3 VDDA<sup>1</sup> +5 V Supply Voltage (analog)

4 GNDA<sup>1</sup> Ground (analog)

- 5 VREF Reference Voltage Output
- 6 A Incremental Output A Analog signal COS+ (TMA mode) PWM signal for Offset Sine (calib.)
- 7 B Incremental Output B Analog signal COS- (TMA mode) PWM signal for Offset Cosine (calib.)
- 8 Z Incremental Output Z PWM signal for Phase/Ratio (calib.)
- 9 GND Ground
- 10 VDD +5 V Supply Voltage (digital)
- 11 SLI<sup>2</sup> I/O Interface, data input
- 12 MA I/O Interface, clock line
- 13 SLO I/O Interface, data output
- 14 SDA EEPROM interface, data line Analog signal SIN+ (TMA mode)
- 15 SCL<sup>3</sup> EEPROM interface, clock line Analog signal SIN- (TMA mode)
- 16 NERR Error Input/Output, active low
- 17 PZERO Input Zero Signal +
- 18 NZERO Input Zero Signal -
- 19 PSIN Input Sine +
- 20 NSIN Input Sine -

IC top marking: <P-CODE> = product code, <A-CODE> = assembly code (subject to changes), <D-CODE> = date code (subject to changes); <sup>1</sup> External connections linking VDDA to VDD and GND to GNDA are required.

<sup>2</sup> If only a single iC-NQC is used and no chain circuitry of multiple BiSS slaves, pin SLI can remain unwired or can be linked to ground (GND).
<sup>3</sup> It is not permissible to pull down pin SCL during power-up.



Rev E1, Page 5/32

#### PACKAGE DIMENSIONS







All dimensions given in mm. Tolerances of form and position according to JEDEC MO-153

## RECOMMENDED PCB-FOOTPRINT



drb\_tssop20-1\_pack\_1, 8:1



Rev E1, Page 6/32

#### **ABSOLUTE MAXIMUM RATINGS**

These ratings do not imply permissible operating conditions; functional operation is not guaranteed. Exceeding these ratings may damage the device.

| ltem | Symbol    | Parameter                                                                                             | Conditions                                                                                                                                                                           |      |      | Unit |
|------|-----------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|
| No.  |           |                                                                                                       |                                                                                                                                                                                      | Min. | Max. |      |
| G001 | VDDA      | Voltage at VDDA                                                                                       |                                                                                                                                                                                      | -0.3 | 6    | V    |
| G002 | VDD       | Voltage at VDD                                                                                        |                                                                                                                                                                                      | -0.3 | 6    | V    |
| G003 | Vpin()    | Voltage at<br>PSIN, NSIN, PCOS, NCOS, PZERO,<br>NZERO, VREF, NERR, SCL,<br>SDA, MA, SLI, SLO, A, B, Z | V() < VDDA + 0.3 V<br>V() < VDD + 0.3 V                                                                                                                                              | -0.3 | 6    | V    |
| G004 | Imx(VDDA) | Current in VDDA                                                                                       |                                                                                                                                                                                      | -50  | 50   | mA   |
| G005 | lmx(GNDA) | Current in GNDA                                                                                       |                                                                                                                                                                                      | -50  | 50   | mA   |
| G006 | lmx(VDD)  | Current in VDD                                                                                        |                                                                                                                                                                                      | -50  | 50   | mA   |
| G007 | lmx(GND)  | Current in GND                                                                                        |                                                                                                                                                                                      | -50  | 50   | mA   |
| G008 | lmx()     | Current in<br>PSIN, NSIN, PCOS, NCOS, PZERO,<br>NZERO, VREF, NERR, SCL, SDA,<br>MA, SLI, SLO, A, B, Z |                                                                                                                                                                                      | -10  | 10   | mA   |
| G009 | llu()     | Pulse Current in all pins<br>(Latch-up Strength)                                                      | according to Jedec Standard No. 78;<br>Ta = 25 °C, pulse duration to 10 ms,<br>VDDA = VDDA <sub>max</sub> , VDD = VDD <sub>max</sub> ,<br>Vlu() = (-0.5+1.5) x Vpin() <sub>max</sub> | -100 | 100  | mA   |
| G010 | Vd()      | ESD Susceptibility at all pins                                                                        | HBM 100 pF discharged through $1.5  k\Omega$                                                                                                                                         |      | 2    | kV   |
| G011 | Tj        | Junction Temperature                                                                                  |                                                                                                                                                                                      | -40  | 150  | °C   |
| G012 | Ts        | Storage Temperature Range                                                                             |                                                                                                                                                                                      | -40  | 150  | °C   |

#### THERMAL DATA

| Item | Symbol | Parameter                                                          | Conditions |      |      |      | Unit |
|------|--------|--------------------------------------------------------------------|------------|------|------|------|------|
| No.  |        |                                                                    |            | Min. | Тур. | Max. |      |
| T01  | Та     | Operating Ambient Temperature Range                                |            | -25  |      | 85   | °C   |
|      |        | (extended temperature range of -40 to 125 °C available on request) |            |      |      |      |      |

All currents flowing into the device pins are positive; all currents flowing out of the device pins are negative.



Rev E1, Page 7/32

### **ELECTRICAL CHARACTERISTICS**

| Opera           | ating Condition            | ons: VDDA = VDD = $5 V \pm 10 \%$ , Tj =                                                                       | -40 125 °C, unless otherwise stated.                                                                                                                                      |            |           |               |              |
|-----------------|----------------------------|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------|---------------|--------------|
| ltem<br>No.     | Symbol                     | Parameter                                                                                                      | Conditions                                                                                                                                                                | Min.       | Тур.      | Max.          | Unit         |
| Total           | Device                     |                                                                                                                |                                                                                                                                                                           |            |           |               | <u>u</u>     |
| Funct<br>are to | ionality and be verified v | parameters beyond the operating co<br>within the individual application usin                                   | onditions (with reference to independent voltage<br>g FMEA methods.                                                                                                       | supplies,  | for insta | nce)          |              |
| 001             | VDDA,<br>VDD               | Permissible Supply Voltage                                                                                     |                                                                                                                                                                           | 4.5        |           | 5.5           | V            |
| 002             | I(VDDA)                    | Supply Current in VDDA                                                                                         | fin() = 200 kHz; A, B, Z open                                                                                                                                             |            |           | 15            | mA           |
| 003             | I(VDD)                     | Supply Current in VDD                                                                                          | fin() = 200 kHz; A, B, Z open                                                                                                                                             |            |           | 20            | mA           |
| 004             | Von                        | Turn-on Threshold VDDA, VDD                                                                                    |                                                                                                                                                                           | 3.2        |           | 4.4           | V            |
| 005             | Vhys                       | Turn-on Threshold Hysteresis                                                                                   |                                                                                                                                                                           | 200        |           |               | mV           |
| 006             | Vc()hi                     | Clamp Voltage hi at<br>PSIN, NSIN, PCOS, NCOS,<br>PZERO, NZERO, VREF                                           | Vc()hi = V() - VDDA;<br>I() = 1 mA, other pins open                                                                                                                       | 0.3        |           | 1.6           | V            |
| 007             | Vc()lo                     | Clamp Voltage lo at<br>PSIN, NSIN, PCOS, NCOS,<br>PZERO, NZERO, VREF, NERR,<br>SCL, SDA, MA, SLI, SLO, A, B, Z |                                                                                                                                                                           | -1.6       |           | -0.3          | V            |
| 008             | Vc()hi                     | Clamp Voltage hi at<br>NERR, SCL, SDA, MA,<br>SLI, SLO, A, B, Z                                                | Vc()hi = V() - VDD;<br>I() = 1 mA, other pins open                                                                                                                        | 0.3        |           | 1.6           | V            |
| Input           | Amplifiers                 | and Signal Inputs PSIN, NSIN, PC                                                                               | OS, NCOS                                                                                                                                                                  |            |           |               |              |
| 101             | Vos()                      | Input Offset Voltage                                                                                           | Vin() and G() in accordance with Table GAIN;<br>G $\geq$ 20<br>G < 20                                                                                                     | -10<br>-15 |           | 10<br>15      | mV<br>mV     |
| 102             | TCos                       | Input Offset Voltage<br>Temperature Drift                                                                      | t Voltage see 101<br>e Drift                                                                                                                                              |            | ±10       |               | μV/K         |
| 103             | lin()                      | Input Current                                                                                                  | V() = 0 V VDDA                                                                                                                                                            | -50        |           | 50            | nA           |
| 104             | GA                         | Gain Accuracy                                                                                                  | G() in accordance with Table GAIN                                                                                                                                         | 95         |           | 102           | %            |
| 105             | GArel                      | Gain SIN/COS Ratio Accuracy                                                                                    | G() in accordance with Table GAIN                                                                                                                                         | 97         |           | 103           | %            |
| 106             | fhc                        | Cut-off Frequency                                                                                              | G = 80<br>G = 2.667                                                                                                                                                       | 150<br>630 |           |               | kHz<br>kHz   |
| 107             | SR                         | Slew Rate                                                                                                      | G = 80<br>G = 2.667                                                                                                                                                       | 2.3<br>8.0 |           |               | V/µs<br>V/µs |
| 108             | Vout()tma                  | Permissible Internal Signal Level (Full-Scale Signal)                                                          | TMA mode: analog signal at A, B, SCL, SDA                                                                                                                                 | 0.5        |           | VDDA -<br>0.5 | V            |
| Sine-           | To-Digital C               | onversion                                                                                                      |                                                                                                                                                                           |            |           |               |              |
| 201             | AAabs                      | Absolute Angle Accuracy without calibration                                                                    | referred to 360° input signal, G = 2.667,<br>Vin = 1.5 Vpp, HYS = 0                                                                                                       | -1.0       |           | 1.0           | DEG          |
| 202             | AAabs                      | Absolute Angle Accuracy after calibration                                                                      | referred to 360° input signal, HYS = 0, internal signal amplitude of 2 4 Vpp                                                                                              | -0.5       | ±0.35     | +0.5          | DEG          |
| 203             | AArel                      | Relative Angle Accuracy                                                                                        | referred to signal periods at A, resp. B<br>(see Fig. 1);<br>G = 2.667, Vin = 1.5 Vpp, SELRES = 1024,<br>FCTR = 0x0004 0x00FF, fin < fin <sub>max</sub><br>(see Table 15) | -10        |           | 10            | %            |
| Refer           | ence Voltag                | e Output VREF                                                                                                  | ·                                                                                                                                                                         |            |           |               | u            |
| 801             | VREF                       | Reference Voltage                                                                                              | I(VREF) = -1 mA +1 mA                                                                                                                                                     | 48         |           | 52            | %<br>VDDA    |
| Oscil           | lator                      |                                                                                                                |                                                                                                                                                                           |            |           |               | <u>u</u>     |
| A02             | fosc()                     | Oscillator Frequency                                                                                           | presented at pin SCL with subdivision of 2048;                                                                                                                            |            |           |               |              |
|                 |                            |                                                                                                                | VDDA = VDD = 5 V ±10 %<br>VDDA = VDD = 5 V                                                                                                                                | 56<br>58   | 74        | 92<br>86      | MHz<br>MHz   |
| A03             | TCosc                      | Oscillator Frequency Tempera-<br>ture Drift                                                                    | VDDA = VDD = 5 V                                                                                                                                                          |            | -0.1      |               | %/K          |
| A04             | VCosc                      | Oscillator Frequency Power<br>Supply Dependence                                                                |                                                                                                                                                                           |            | +9        |               | %/V          |



Rev E1, Page 8/32

### **ELECTRICAL CHARACTERISTICS**

#### Operating Conditions: VDDA = VDD = $5 V \pm 10 \%$ , Tj = -40 ... 125 °C, unless otherwise stated.

| ltem<br>No.                            | Symbol              | Parameter                                             | Conditions                                                                                           |                                             | Тур.                                        | Max.                                          | Unit       |  |
|----------------------------------------|---------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------|---------------------------------------------|---------------------------------------------|-----------------------------------------------|------------|--|
| Zero Signal Enable Inputs PZERO, NZERO |                     |                                                       |                                                                                                      |                                             |                                             |                                               |            |  |
| B01                                    | Vos()               | Input Offset Voltage                                  | V() = Vcm()                                                                                          | -20                                         |                                             | 20                                            | mV         |  |
| B02                                    | lin()               | Input Current                                         | V() = 0 V VDDA                                                                                       | -50                                         |                                             | 50                                            | nA         |  |
| B03                                    | Vcm()               | Common-Mode Input Voltage<br>Range                    |                                                                                                      | 1.4                                         |                                             | VDDA<br>-1.5                                  | V          |  |
| B04                                    | Vdm()               | Differential Input Voltage Range                      |                                                                                                      | 0                                           |                                             | VDDA                                          | V          |  |
| Incren                                 | nental Outp         | uts A, B, Z and I/O Interface Outp                    | out SLO                                                                                              |                                             |                                             |                                               |            |  |
| D01                                    | Vs()hi              | Saturation Voltage hi                                 | Vs()hi = VDD - V(); I() = -4 mA                                                                      |                                             |                                             | 0.4                                           | V          |  |
| D02                                    | Vs()lo              | Saturation Voltage Io                                 | I() = 4 mA                                                                                           |                                             |                                             | 0.4                                           | V          |  |
| D03                                    | tr()                | Rise Time                                             | CL() = 50 pF                                                                                         |                                             |                                             | 60                                            | ns         |  |
| D04                                    | tf()                | Fall Time                                             | CL() = 50 pF                                                                                         |                                             |                                             | 60                                            | ns         |  |
| D05                                    | RL()                | Permissible Load at A, B                              | TMA = 1 (calibration mode)                                                                           | 1                                           |                                             |                                               | MΩ         |  |
| D06                                    | t <sub>out</sub> () | Slave Timeout at SLO                                  | refer to Figure 3 and 4;<br>TOA = 0, TIMO = 0 (long)<br>TOA = 0, TIMO = 1 (short)                    | 1472/f <sub>os</sub><br>96/f <sub>osc</sub> | ¢                                           | 1504/f <sub>osc</sub><br>128/f <sub>osc</sub> | µs<br>µs   |  |
| D07                                    | t <sub>out</sub> () | Adaptive Slave Timeout at SLO                         | related to the clock timing, refer to Figure 5;<br>TOA = 1 (adaptive)                                | 64/f <sub>osc</sub>                         | t <sub>init</sub> +<br>128/f <sub>osc</sub> | 1504/f <sub>osc</sub>                         | μs         |  |
| I/O Int                                | erface Input        | ts MA, SLI                                            |                                                                                                      |                                             |                                             |                                               |            |  |
| E01                                    | Vt()hi              | Threshold Voltage hi                                  |                                                                                                      |                                             |                                             | 2                                             | V          |  |
| E02                                    | Vt()lo              | Threshold Voltage lo                                  |                                                                                                      | 0.8                                         |                                             |                                               | V          |  |
| E03                                    | Vt()hys             | Hysteresis                                            | Vt()hys = Vt()hi - Vt()lo                                                                            | 300                                         |                                             |                                               | mV         |  |
| E04                                    | Ipu(MA)             | Pull-up Current in MA                                 | V()= 0VDD - 1V                                                                                       | -240                                        | -120                                        | -25                                           | μA         |  |
| E05                                    | Ipd(SLI)            | Pull-down Current in SLI                              | V()= 1VDD                                                                                            | 20                                          | 120                                         | 300                                           | μA         |  |
| E06                                    | fclk(MA)            | Permissible MA Clock Frequency                        | SSI protocol<br>BiSS protocol                                                                        |                                             |                                             | 4<br>10                                       | MHz<br>MHz |  |
| E09                                    | tbusy_r             | Processing Time Register Access (delay of start bit)  | with read access to EEPROM                                                                           |                                             |                                             | 2                                             | ms         |  |
| E10                                    | tidle               | Interface Blocking Time                               | powering up with no EEPROM                                                                           |                                             | 1                                           | 1.5                                           | ms         |  |
| EEPR                                   | OM Interfac         | e Inputs SDA and Error Input NE                       | RR                                                                                                   |                                             |                                             |                                               |            |  |
| F01                                    | Vt()hi              | Threshold Voltage hi                                  |                                                                                                      |                                             |                                             | 2                                             | V          |  |
| F02                                    | Vt()lo              | Threshold Voltage lo                                  |                                                                                                      | 0.8                                         |                                             |                                               | V          |  |
| F03                                    | Vt()hys             | Hysteresis                                            | Vt()hys = Vt()hi - Vt()lo                                                                            | 300                                         |                                             |                                               | mV         |  |
| F04                                    | tbusy()cfg          | Duration of Startup Configuration                     | error free EEPROM access                                                                             |                                             | 5                                           | 7                                             | ms         |  |
| EEPR                                   | OM Interfac         | e Outputs SDA, SCL and Error O                        | utput NERR                                                                                           |                                             |                                             |                                               |            |  |
| G01                                    | f()                 | Write/Read Clock at SCL                               |                                                                                                      |                                             | 20                                          | 100                                           | kHz        |  |
| G02                                    | Vs()lo              | Saturation Voltage lo                                 | I() = 4 mA                                                                                           |                                             |                                             | 0.45                                          | V          |  |
| G03                                    | lpu()               | Pull-up Current                                       | V() = 0 VDD - 1 V                                                                                    | -600                                        | -300                                        | -75                                           | μA         |  |
| G04                                    | ft()                | Fall Time                                             | CL() = 50 pF                                                                                         |                                             |                                             | 60                                            | ns         |  |
| G05                                    | tmin()lo            | Min. Duration Of Error Indication at NERR (lo signal) | MA = hi, no BiSS access, amplitude or fre-<br>quency error                                           | 10                                          |                                             |                                               | ms         |  |
| G06                                    | Tpwm()              | Cycle Duration Of Error Indica-<br>tion at NERR       | fosc() subdivided 2 <sup>22</sup>                                                                    |                                             | 60.7                                        |                                               | ms         |  |
| G07                                    | tw()lo              | Duty Cycle Of Error Indication at<br>NERR             | signal duration low to high;<br>AERR = 0, during amplitude error<br>FERR = 0, during frequency error |                                             | 75<br>50                                    |                                               | %<br>%     |  |
| G08                                    | RL()                | Permissible Load at SDA, SCL                          | TMA = 1 (calibration mode)                                                                           | 1                                           |                                             |                                               | MΩ         |  |



Rev E1, Page 9/32

#### **ELECTRICAL CHARACTERISTICS**

#### Operating Conditions: VDDA = VDD = 5 V ±10 %, Tj = -40 ... 125 °C, unless otherwise stated.

| Item   | Symbol            | Parameter                                                                       | Conditions                                                                                                                                |                          | 5                        |                          | Unit             |
|--------|-------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------|--------------------------|------------------|
| No.    |                   |                                                                                 |                                                                                                                                           | Min.                     | Тур.                     | Max.                     |                  |
| Signal | Signal Monitoring |                                                                                 |                                                                                                                                           |                          |                          |                          |                  |
| H01    | Vth               | Voltage Threshold for Monitoring<br>of Minimal Amplitude                        | VDDA = 5 V, SELAMPL = 0,<br>AMPL = 0x00, PHI: 0°, 90°, 180°, 270°<br>AMPL = 0x01, PHI: 0°<br>AMPL = 0x02, PHI: 0°<br>AMPL = 0x03, PHI: 0° | 2.8<br>3.0<br>3.2<br>3.4 | 3.0<br>3.2<br>3.4<br>3.6 | 3.2<br>3.4<br>3.6<br>3.8 | V<br>V<br>V<br>V |
| H02    | Vthmax            | Upper Voltage Threshold for<br>Monitoring of Sin <sup>2</sup> +Cos <sup>2</sup> | VDDA = 5 V, SELAMPL = 1,<br>AMPL = 0x040x07, PHI: 0°, 45°315°                                                                             | 3.35                     | 4.5                      | 4.95                     | v                |
| H03    | Vthmin            | Lower Voltage Threshold for<br>Monitoring of Sin <sup>2</sup> +Cos <sup>2</sup> | VDDA = 5 V, SELAMPL = 1,<br>AMPL = 0x04, PHI: 0°, 45°315°<br>AMPL = 0x05, PHI: 45°<br>AMPL = 0x06, PHI: 45°<br>AMPL = 0x07, PHI: 45°      | 0.2<br>0.6<br>1.1<br>1.6 | 1.0<br>1.5<br>2.0<br>2.5 | 1.5<br>2.0<br>2.5<br>3.0 | V<br>V<br>V<br>V |

#### **CHARACTERISTICS: Diagrams**



Figure 1: Definition of relative angle error and minimum transition distance



Figure 2: Typical residual absolute angle error after calibration.

Rev E1, Page 10/32

**Haus** 

#### **OPERATING REQUIREMENTS: I/O Interface**

#### Operating Conditions: VDD = 5 V $\pm$ 10 %, Ta = -25 ... 85 °C; input levels lo = 0 ... 0.45 V, hi = 2.4 V ... VDD

| Item   | Symbol             | Parameter                                          | Conditions                           |           |                  | Unit |
|--------|--------------------|----------------------------------------------------|--------------------------------------|-----------|------------------|------|
| NO.    |                    |                                                    |                                      | win.      | Max.             |      |
| SSI pr | otocol             |                                                    |                                      |           |                  |      |
| 1001   | t <sub>frame</sub> | Permissible Frame Repetition                       |                                      | *         | indefinite       |      |
| 1002   | t <sub>C</sub>     | Permissible Clock Period                           |                                      | 250       |                  | ns   |
| 1003   | t <sub>L1</sub>    | Clock Signal Hi-Level Duration                     |                                      | 125       | t <sub>out</sub> | ns   |
| 1004   | t <sub>L2</sub>    | Clock Signal Lo-Level Duration                     |                                      | 125       | t <sub>out</sub> | ns   |
| 1005   | t <sub>RQ</sub>    | Request Time                                       | Clock low-level duration at MA input | 125       |                  | ns   |
| 1006   | t <sub>P3</sub>    | Output Propagation Delay                           | $RL(SLO) \ge 1  k\Omega$             | 10        | 50               | ns   |
| 1007   | t <sub>out</sub>   | Slave Timeout                                      |                                      | see Elec. | Char. D06        |      |
| BiSS ( | C protocol         |                                                    |                                      |           |                  |      |
| 1008   | t <sub>frame</sub> | Permissible Frame Repetition                       |                                      | *         | indefinite       |      |
| 1009   | t <sub>C</sub>     | Permissible Clock Period                           |                                      | 100       |                  | ns   |
| 1010   | t <sub>L1</sub>    | Clock Signal Hi-Level Duration                     |                                      | 50        | t <sub>out</sub> | ns   |
| 1011   | t <sub>L2</sub>    | Clock Signal Lo-Level Duration                     |                                      | 50        | t <sub>out</sub> | ns   |
| 1012   | t <sub>busy</sub>  | Processing Time                                    |                                      |           | 180              | ns   |
| 1013   | t <sub>P3</sub>    | Output Propagation Delay                           | $RL(SLO) \ge 1  k\Omega$             | 10        | 50               | ns   |
| 1014   | t <sub>out</sub>   | Slave Timeout                                      |                                      | see E.Cha | r. D06, D07      |      |
| 1015   | t <sub>S1</sub>    | Setup Time:<br>SLI stable before MA bi → lo        |                                      | 25        |                  | ns   |
| 1010   | 4                  |                                                    |                                      | 10        |                  |      |
| 1016   | ltH1               | Hold Time: SLI stable after MA hi $\rightarrow$ 10 |                                      | 10        |                  | ns   |

Note: \* Allow tout to elapse.





Figure 4: BiSS protocol timing



Figure 5: BiSS slave timeout



Rev E1, Page 11/32

#### **PARAMETER and REGISTER**

| Register Des                                                                           | cription, Overview Page 11                                                                                             | Signal Monit                                                             | toring                                                                                                                                                                                        |
|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal Cond<br>GAIN:<br>SINOFFS:<br>COSOFFS:<br>REFOFFS:                               | itioningPage 12<br>Gain Select<br>Offset Calibration Sine<br>Offset Calibration Cosine<br>Offset Calibration Reference | SELAMPL:<br>AMPL:<br>AERR:<br>FERR:                                      | Amplitude Monitoring, function<br>Amplitude Monitoring, thresholds<br>Amplitude Error<br>Frequency Error                                                                                      |
| RATIO:<br>PHASE                                                                        | Amplitude Calibration                                                                                                  | Test Functio                                                             | nsPage 19                                                                                                                                                                                     |
| FHAGE.                                                                                 |                                                                                                                        | TMODE:                                                                   | Test Mode                                                                                                                                                                                     |
| Converter Fu                                                                           | InctionPage 13                                                                                                         | TMA:                                                                     | Analog Test Mode                                                                                                                                                                              |
| SELRES:                                                                                | Resolution                                                                                                             |                                                                          | <b>D</b> 00                                                                                                                                                                                   |
| HYS:                                                                                   | Hysteresis                                                                                                             | SELSSI                                                                   | ce Page 20<br>Protocol Version                                                                                                                                                                |
| HYS:<br>FCTR:                                                                          | Hysteresis<br>Max. Permissible Converter Frequency                                                                     | SELSSI:                                                                  | <b>ce</b> Page 20<br>Protocol Version                                                                                                                                                         |
| HYS:<br>FCTR:<br>Incremental                                                           | Hysteresis<br>Max. Permissible Converter Frequency<br>Signals                                                          | SELSS Interface<br>SELSSI:<br>TIMO, TOA:<br>TOS:                         | <b>ce</b> Page 20<br>Protocol Version<br>Timeout<br>Timeout Short**                                                                                                                           |
| HYS:<br>FCTR:<br>Incremental<br>CFGABZ:                                                | Hysteresis<br>Max. Permissible Converter Frequency<br>Signals                                                          | SELSSI:<br>TIMO, TOA:<br>TOS:<br>M2S:                                    | <b>ce</b> Page 20<br>Protocol Version<br>Timeout<br>Timeout Short**<br>Data Output and Options                                                                                                |
| HYS:<br>FCTR:<br>Incremental<br>CFGABZ:<br>ROT:<br>CBZ:                                | Hysteresis<br>Max. Permissible Converter Frequency<br>Signals                                                          | SELSSI:<br>TIMO, TOA:<br>TOS:<br>M2S:<br>CRC6:                           | <b>ce</b> Page 20<br>Protocol Version<br>Timeout<br>Timeout Short**<br>Data Output and Options<br>CRC Polynomial and Status Messages                                                          |
| HYS:<br>FCTR:<br>Incremental<br>CFGABZ:<br>ROT:<br>CBZ:<br>ENRESDEL:                   | Hysteresis<br>Max. Permissible Converter Frequency<br>Signals                                                          | SELSS Interna<br>SELSSI:<br>TIMO, TOA:<br>TOS:<br>M2S:<br>CRC6:<br>NZB:  | <b>ce</b> Page 20<br>Protocol Version<br>Timeout<br>Timeout Short**<br>Data Output and Options<br>CRC Polynomial and Status Messages<br>Zero Bit                                              |
| HYS:<br>FCTR:<br>Incremental<br>CFGABZ:<br>ROT:<br>CBZ:<br>ENRESDEL:<br>ZPOS:          | Hysteresis<br>Max. Permissible Converter Frequency<br>Signals                                                          | SELSSI:<br>TIMO, TOA:<br>TOS:<br>M2S:<br>CRC6:<br>NZB:<br>ENCDS:         | ce Page 20<br>Protocol Version<br>Timeout<br>Timeout Short**<br>Data Output and Options<br>CRC Polynomial and Status Messages<br>Zero Bit<br>Protocol Options                                 |
| HYS:<br>FCTR:<br>Incremental<br>CFGABZ:<br>ROT:<br>CBZ:<br>ENRESDEL:<br>ZPOS:<br>CFGZ: | Hysteresis<br>Max. Permissible Converter Frequency<br>Signals                                                          | SELSSI:<br>TIMO, TOA:<br>TOS:<br>M2S:<br>CRC6:<br>NZB:<br>ENCDS:<br>RPL: | ce Page 20<br>Protocol Version<br>Timeout<br>Timeout Short**<br>Data Output and Options<br>CRC Polynomial and Status Messages<br>Zero Bit<br>Protocol Options<br>Register Protection Settings |

| OVERV          | IEW         |                                                                            |                  |                  |                       |                   |                |           |
|----------------|-------------|----------------------------------------------------------------------------|------------------|------------------|-----------------------|-------------------|----------------|-----------|
| Addr           | Bit 7       | Bit 6                                                                      | Bit 5            | Bit 4            | Bit 3                 | Bit 2             | Bit 1          | Bit 0     |
| 0x00           | ENCDS       | M2S                                                                        | (1:0)            |                  | •                     | SELRES(4:0)       |                |           |
| 0x01           |             | HYS(2:0) ZPOS(4:0)                                                         |                  |                  |                       |                   |                |           |
| 0x02           | ENRESDEL    | SELSSI                                                                     | ROT              | CBZ              | CFGABZ(1:0) CFGZ(1:0) |                   |                | Z(1:0)    |
| 0x03           | CRC6        | NZB                                                                        | CFGA             | B(1:0)           | RPL                   | 0                 | AERR           | FERR      |
| 0x04           |             |                                                                            |                  | FCTF             | R(7:0)                |                   |                |           |
| 0x05           | GRAY        |                                                                            |                  |                  | FCTR(14:8)            |                   |                |           |
| 0x06           | rese        | rved*                                                                      | TIMO             | 0                |                       | TMODE(2:0)        |                | TMA       |
| 0x07           |             | rese                                                                       | rved*            |                  | TOA                   |                   | reserved*      |           |
| 0x08           |             | GAIN                                                                       | l(3:0)           |                  |                       | RATIO             | D(3:0)         |           |
| 0x09           |             |                                                                            |                  | SINOF            | FS(7:0)               |                   |                |           |
| 0x0A           |             |                                                                            |                  | COSOF            | FS(7:0)               |                   |                |           |
| 0x0B           |             |                                                                            | PHAS             | E(5:0)           |                       |                   | REFOFFS        | RATIO(4)  |
| 0x0C           |             |                                                                            | reserved*        |                  |                       | SELAMPL           | AMPI           | L(1:0)    |
| 0x0D           |             |                                                                            |                  |                  |                       |                   |                |           |
| 0x0E           |             |                                                                            |                  |                  |                       |                   |                |           |
| 0x0F           |             | CRC_E2                                                                     | P(7:0) - check v | alue read from t | he EEPROM for         | addresses 0x00    | ) to 0x0E      |           |
|                | EEPROM      |                                                                            |                  |                  |                       |                   |                |           |
| 0x10 -<br>0x1F | 0x00 - 0x0F | ) - 0x0F Reserved EEPROM memory section: iC-NQC device configuration data. |                  |                  |                       |                   |                |           |
| 0x41 -<br>0x7F | 0x31 - 0x6F | Reserved EEP                                                               | ROM memory s     | ection: BiSS C S | Slave Registers (     | device identifier | 4E 51 43 35 00 | 00 69 43) |

Register contents are random when powering up without an EEPROM.

When no register protection is active, all registers permit read and write access (see RPL).

\*) Reserved registers must be programmed to zero. \*\*) For TOS see Table 42 on page 22.



Rev E1, Page 12/32

#### SIGNAL CONDITIONING

Input stages SIN and COS are configured as instrumentation amplifiers. The amplifier gain must be selected in accordance with the input signal amplitude and programmed to register GAIN according to the following table. Half of the supply voltage is available at VREF as a center voltage to enable the DC level to be adapted.

| GAIN | Adr 0x08, Bit 7:4 |                |                |                             |                    |  |  |  |
|------|-------------------|----------------|----------------|-----------------------------|--------------------|--|--|--|
|      |                   | Sine/Cosine    |                | e Input Signal Levels Vin() |                    |  |  |  |
|      |                   | Ampl           | litude         | Average v                   | value (DC)         |  |  |  |
| Code | Amplification     | Differential   | Single-ended   | Differential                | Single-ended       |  |  |  |
| 0x0F | 80.000            | up to 50 mVpp  | up to 100 mVpp | 0.7 V VDDA - 1.2 V          | 0.8 V VDDA - 1.2 V |  |  |  |
| 0x0E | 66.667            | up to 60 mVpp  | up to 120 mVpp | 0.7 V VDDA - 1.2 V          | 0.8 V VDDA - 1.2 V |  |  |  |
| 0x0D | 53.333            | up to 75 mVpp  | up to 0.15 Vpp | 0.7 V VDDA - 1.2 V          | 0.8 V VDDA - 1.2 V |  |  |  |
| 0x0C | 40.000            | up to 0.1 Vpp  | up to 0.2 Vpp  | 1.2 V VDDA - 1.2 V          | 1.3 V VDDA - 1.3 V |  |  |  |
| 0x0B | 33.333            | up to 0.12 Vpp | up to 0.24 Vpp | 1.2 V VDDA - 1.2 V          | 1.3 V VDDA - 1.3 V |  |  |  |
| 0x0A | 28.571            | up to 0.14 Vpp | up to 0.28 Vpp | 0.7 V VDDA - 1.2 V          | 0.8 V VDDA - 1.3 V |  |  |  |
| 0x09 | 26.667            | up to 0.15 Vpp | up to 0.3 Vpp  | 1.2 V VDDA - 1.2 V          | 1.3 V VDDA - 1.3 V |  |  |  |
| 0x08 | 20.000            | up to 0.2 Vpp  | up to 0.4 Vpp  | 0.7 V VDDA - 1.2 V          | 0.8 V VDDA - 1.3 V |  |  |  |
| 0x07 | 14.287            | up to 0.28 Vpp | up to 0.56 Vpp | 1.2 V VDDA - 1.3 V          | 1.4 V VDDA - 1.4 V |  |  |  |
| 0x06 | 10.000            | up to 0.4 Vpp  | up to 0.8 Vpp  | 1.2 V VDDA - 1.3 V          | 1.4 V VDDA - 1.5 V |  |  |  |
| 0x05 | 8.000             | up to 0.5 Vpp  | up to 1 Vpp    | 0.8 V VDDA - 1.4 V          | 1.0 V VDDA - 1.6 V |  |  |  |
| 0x04 | 6.667             | up to 0.6 Vpp  | up to 1.2 Vpp  | 0.8 V VDDA - 1.4 V          | 1.1 V VDDA - 1.7 V |  |  |  |
| 0x03 | 5.333             | up to 0.75 Vpp | up to 1.5 Vpp  | 0.9 V VDDA - 1.5 V          | 1.3 V VDDA - 1.9 V |  |  |  |
| 0x02 | 4.000             | up to 1 Vpp    | up to 2 Vpp    | 1.2 V VDDA - 1.6 V          | 1.7 V VDDA - 2.1 V |  |  |  |
| 0x01 | 3.333             | up to 1.2 Vpp  | up to 2.4 Vpp  | 1.2 V VDDA - 1.7 V          | 1.8 V VDDA - 2.3 V |  |  |  |
| 0x00 | 2.667             | up to 1.5 Vpp  | up to 3 Vpp    | 1.3 V VDDA - 1.8 V          | 2.0 V VDDA - 2.6 V |  |  |  |

Table 6: Input gain

| SINOFFS | Adr 0x09, Bit 7:0      |                    |
|---------|------------------------|--------------------|
| COSOFFS | Adr 0x0A, Bit 7:0      |                    |
| Code    | Output Offset          | Input Offset       |
| 0x00    | 0 V                    | 0 V                |
| 0x01    | -7.8125 mV             | -7.8125* mV / GAIN |
|         |                        |                    |
| 0x7F    | -0.9922 V              | -0.9922 V / GAIN   |
| 0x80    | 0 V                    | 0 V                |
| 0x81    | +7,8125 mV             | +7.8125 mV / GAIN  |
|         |                        |                    |
| 0xFF    | +0.9922 V              | +0.9922 V / GAIN   |
| Notes   | *) With REFOFFS = 0x00 | and VDDA = 5 V.    |

Table 7: Sine/cosine offset calibration

| REFOFFS | Adr 0x0B, Bit 1                                                     |
|---------|---------------------------------------------------------------------|
| Code    | Reference Voltage                                                   |
| 0x00    | Dependent on VDDA<br>(example of application: MR sensors)           |
| 0x01    | Not dependent on VDDA<br>(example of application: Sin/Cos encoders) |

Table 8: Offset reference

| RATIO | Adr 0x0B, Bit 0, Adr 0x08, Bit 3:0 |      |           |  |  |  |
|-------|------------------------------------|------|-----------|--|--|--|
| Code  | COS / SIN                          | Code | COS / SIN |  |  |  |
| 0x00  | 1.0000                             | 0x10 | 1.0000    |  |  |  |
| 0x01  | 1.0067                             | 0x11 | 0.9933    |  |  |  |
|       |                                    |      |           |  |  |  |
| 0x0F  | 1.1                                | 0x1F | 0.9000    |  |  |  |

#### Table 9: Amplitude calibration

| DUACE |                   |      |             |
|-------|-------------------|------|-------------|
| PHASE | Adr 0x0B, Bit 7:2 |      |             |
| Code  | Phase Shift       | Code | Phase Shift |
| 0x00  | 90°               | 0x20 | 90°         |
| 0x01  | 90.703125°        | 0x21 | 89.296875°  |
|       |                   |      |             |
| 0x12  | 102.65625°        | 0x32 | 77.34375°   |
|       | 102.65625°        |      | 77.34375°   |
| 0x1F  | 102.65625°        | 0x3F | 77.34375°   |

Table 10: Phase calibration



Rev E1, Page 13/32

#### **CONVERTER FUNCTIONS**

| SELRES | Adr 0x00, Bit 4:      | 0                                                                                        |
|--------|-----------------------|------------------------------------------------------------------------------------------|
| Code   | Binary<br>Resolutions | Examples of Permissible<br>Input Frequencies fin <sub>max</sub><br>(FCTR 0x0004, 0x4302) |
| 0x00   | -                     |                                                                                          |
| 0x01   | -                     |                                                                                          |
| 0x02   | -                     |                                                                                          |
| 0x03   | 8192                  | 171 Hz, 1.14 kHz                                                                         |
| 0x04   | 4096                  | 342 Hz, 2.28 kHz                                                                         |
| 0x05   | 2048                  | 683 Hz, 4.56 kHz                                                                         |
| 0x06   | 1024                  | 1.37 kHz, 9.1 kHz                                                                        |
| 0x07   | 512                   | 2.73 kHz, 18.2 kHz                                                                       |
| 0x08   | 256                   | 5.47 kHz, 36.5 kHz                                                                       |
| 0x09   | 128                   | 10.9 kHz, 72.9 kHz                                                                       |
| 0x0A   | 64                    | 21.9 kHz, 145.8 kHz                                                                      |
| 0x0B   | 32                    | 43.7 kHz (max. 250 kHz)                                                                  |
| 0x0C   | 16                    | 87.5 kHz (max. 250 kHz)                                                                  |
| 0x0D   | 8                     | 175 kHz (max. 250 kHz)                                                                   |
| 0x0E   | -                     |                                                                                          |
| 0x0F   | -                     |                                                                                          |

#### Table 11: Binary resolutions

| HYS   | Adr 0x01, Bit 7:                                                                                                                                                                                                                                                                                                                                                                                     | 5                                      |                 |  |  |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------|--|--|
| Code  | Hysteresis in<br>degrees                                                                                                                                                                                                                                                                                                                                                                             | Hysteresis in<br>LSB                   | Absolute error* |  |  |
| 0x00  | 0°                                                                                                                                                                                                                                                                                                                                                                                                   |                                        |                 |  |  |
| 0x01  | 0.0879°                                                                                                                                                                                                                                                                                                                                                                                              | 1 LSB @<br>12 bit                      | 0.044°          |  |  |
| 0x02  | 0.1758°                                                                                                                                                                                                                                                                                                                                                                                              | 1/2 LSB @<br>10 bit                    | 0.088°          |  |  |
| 0x03  | 0.3516°                                                                                                                                                                                                                                                                                                                                                                                              | 1 LSB @<br>10 bit                      | 0.176°          |  |  |
| 0x04  | 0.7031°                                                                                                                                                                                                                                                                                                                                                                                              | 1/2 LSB @<br>8 bit                     | 0.352°          |  |  |
| 0x05  | 1.4063°                                                                                                                                                                                                                                                                                                                                                                                              | 1 LSB @ 8 bit                          | 0.703°          |  |  |
| 0x06  | 5.625°                                                                                                                                                                                                                                                                                                                                                                                               |                                        | 2.813°          |  |  |
| 0x07  | 45°                                                                                                                                                                                                                                                                                                                                                                                                  | only<br>recommended<br>for calibration | 22.5°           |  |  |
| Notes | The digital angle hysteresis separates the<br>converter's switch points between CW and CCW<br>operation. It thus eliminates spurious AB output<br>switching during stillstand if set sufficiently high<br>related to the input noise.<br>*) Note that the resulting absolute error is equivalent<br>to half the angle hysteresis. Use zero hysteresis for<br>high accuracy serial BiSS or SSI output |                                        |                 |  |  |

Table 13: Hysteresis

| SELRES | Adr 0x00, Bit 4:       | 0                                                                                        |
|--------|------------------------|------------------------------------------------------------------------------------------|
| Code   | Decimal<br>Resolutions | Examples of Permissible<br>Input Frequencies fin <sub>max</sub><br>(FCTR 0x0004, 0x4302) |
| 0x10   | 2000                   | 700 Hz, 4.67 kHz                                                                         |
| 0x11   | 1600                   | 875 Hz, 5.83 kHz                                                                         |
| 0x12   | 1000                   | 1.4 kHz, 9.33 kHz                                                                        |
| 0x13   | 800                    | 1.75 kHz, 11.67 kHz                                                                      |
| 0x14   | 500                    | 2.8 kHz, 18.67 kHz                                                                       |
| 0x15   | 400                    | 3.5 kHz, 23.3 kHz                                                                        |
| 0x16   | 250 <sup>*1</sup>      | 5.6 kHz, 37.3 kHz                                                                        |
| 0x17   | 125 <sup>*1,2</sup>    | 5.6 kHz, 37.3 kHz                                                                        |
| 0x18   | 320                    | 4.4 kHz, 29.2 kHz                                                                        |
| 0x19   | 160 <sup>*2</sup>      | 4.4 kHz, 29.2 kHz                                                                        |
| 0x1A   | 80 *4                  | 4.4 kHz, 29.2 kHz                                                                        |
| 0x1B   | 40 <sup>*8</sup>       | 4.4 kHz, 29.2 kHz                                                                        |
| 0x1C   | 200                    | 7.0 kHz, 46.7 kHz                                                                        |
| 0x1D   | 100 <sup>*2</sup>      | 7.0 kHz, 46.7 kHz                                                                        |
| 0x1E   | 50 <sup>*1,4</sup>     | 7.0 kHz, 46.7 kHz                                                                        |
| 0x1F   | 25 <sup>*1,8</sup>     | 7.0 kHz, 46.7 kHz                                                                        |
| Notes  | *1 Not suitable f      | or incremental output on A, B.                                                           |
|        | *2,4,8 The intern      | al resolution is higher by                                                               |
|        | a factor of 2, 4 of    | or 8.                                                                                    |

#### Table 12: Decimal resolutions



#### MAXIMUM POSSIBLE CONVERTER FREQUENCY

The converter frequency automatically adjusts to the value required by the input frequency and resolution. This value ranges from zero to a maximum dependent on the oscillator frequency that is set via register FCTR.

#### **Serial Data Output**

For BiSS or SSI output the maximum possible converter frequency can be adjusted to suit the maximum input frequency; an automatic converter resolution step-down feature can be enabled via the FCTR register. Should the input frequency exceed the frequency limit of the selected converter resolution, the LSB is kept stable and not resolved any further; the interpolation resolution halves.

If the next frequency limit is overshot, the LSB and LSB +1 are kept stable and so on. If the input frequency again sinks below this frequency threshold, fine resolution automatically returns.

With the programming of CRC6 = 1 a resolution stepdown will be signalled via the BiSS warning bit.

| Max. Pos | Max. Possible Converter Frequency For Serial Data Output                            |     |            |      |     |                              |                                   |                        |      |      |
|----------|-------------------------------------------------------------------------------------|-----|------------|------|-----|------------------------------|-----------------------------------|------------------------|------|------|
|          | Resolution                                                                          |     | Resolution |      | col | Max. Input Frequency         | Restrictions                      | Examples*              |      |      |
|          | Requireme                                                                           | nts |            |      |     |                              | at high input frequency           | finmax [kHz] at resol. |      |      |
| FCTR     | Min. Res.                                                                           | bin | dec        | BiSS | SSI | fin <sub>max</sub>           |                                   | 8192                   | 1024 | 200  |
| 0x0004   |                                                                                     | Х   | Х          | Х    | Х   | fosc()min / 40 / Resolution  | -                                 | 0.17                   | 1.37 | 7.0  |
| 0x4102   | ≥ 8                                                                                 | Х   | Х          | Х    | Х   | fosc()min / 24 / Resolution  | Rel. angle error 2x increased     | 0.28                   | 2.3  | 11.7 |
| 0x4202   | ≥ 16                                                                                | Х   | Х          | Х    | Х   | 2 x fosc()min / 24 / Res.    | Rel. angle error 4x increased     | 0.57                   | 4.6  | 23.3 |
| 0x4302   | ≥ 32                                                                                | Х   | Х          | Х    | Х   | 4 x fosc()min / 24 / Res.    | Rel. angle error 8x increased     | 1.14                   | 9.1  | 46.7 |
| 0x4702   | ≥ 64                                                                                | Х   | -          | Х    | Х   | 8 x fosc()min / 24 / Res.    | Resolution lowered by factor of 2 | 2.3                    | 18.2 | -    |
| 0x4B02   | ≥ 128                                                                               | Х   | -          | Х    | Х   | 16 x fosc()min / 24 / Res.   | Res. lowered by factor of 2-4     | 4.6                    | 36.5 | -    |
| 0x4F02   | $\geq$ 256                                                                          | Х   | -          | Х    | Х   | 32 x fosc()min / 24 / Res.   | Res. lowered by factor of 2-8     | 9.1                    | 72.9 | -    |
| 0x5302   | ≥ 512                                                                               | Х   | -          | Х    | Х   | 64 x fosc()min / 24 / Res.   | Res. lowered by factor of 2-16    | 18.2                   | 146  | -    |
| 0x5702   | ≥ 1024                                                                              | Х   | -          | Х    | Х   | 128 x fosc()min / 24 / Res.  | Res. lowered by factor of 2-32    | 36.5                   | 250  | -    |
| 0x5B02   | ≥ 2048                                                                              | Х   | -          | Х    | Х   | 256 x fosc()min / 24 / Res.  | Res. lowered by factor of 2-64    | 72.9                   | -    | -    |
| 0x5F02   | ≥ 4096                                                                              | Х   | -          | Х    | Х   | 512 x fosc()min / 24 / Res.  | Res. lowered by factor of 2-128   | 146                    | -    | -    |
| 0x6302   | 8192                                                                                | Х   | -          | Х    | Х   | 1024 x fosc()min / 24 / Res. | Res. lowered by factor of 2-256   | 250                    | -    | -    |
| Notes    | Notes *) Calculated with fosc()min taken from Electrical Characteristics, item A02. |     |            |      |     |                              |                                   |                        |      |      |

Table 14: Maximum converter frequency for serial data output.



Rev E1, Page 15/32

#### Incremental Output to A, B and Z

Settings for the maximum possible converter frequency using register FCTR are governed by two criteria:

1. The maximum input frequency

2. System restrictions caused by slow counters or data transmission via cable

also make a suitable zero-delay digital glitch filter that acts on ESD impact on the sensor and keeps the output signals spike free through temporal separation, for example.

Serial data output is possible at any time in BiSS or SSI protocol. However, for the transfer of angle data to the output register the incremental output is halted for one period of the clock signal at pin MA.

In this case it is sensible to preselect a minimum transition distance for the output signals. These settings

| 1. Max. F | I. Max. Possible Converter Frequency Defined By The Maximum Input Frequency         |           |        |                             |                                   |                    |          |        |  |
|-----------|-------------------------------------------------------------------------------------|-----------|--------|-----------------------------|-----------------------------------|--------------------|----------|--------|--|
|           | Output Frequency                                                                    | Reso      | lution | Maximum Input Frequency     | Restrictions                      | Examp              | oles*    |        |  |
|           | fout @ fin <sub>max</sub>                                                           | Requirem. |        |                             | at high input frequency           | fin <sub>max</sub> | [kHz] at | resol. |  |
| FCTR      | А, В                                                                                | bin       | dec    | fin <sub>max</sub>          |                                   | 8192               | 1024     | 200    |  |
| 0x0004    | 325 kHz                                                                             | Х         | Х      | fosc()min / 40 / Resolution | None                              | 0.17               | 1.37     | 7.0    |  |
| 0x4102    | 542 kHz                                                                             | Х         | Х      | fosc()min / 24 / Resolution | Relative angle error 2x increased | 0.28               | 2.3      | 11.7   |  |
| 0x4202    | 1.08 MHz                                                                            | Х         | Х      | 2 x fosc()min / 24 / Res.   | Relative angle error 4x increased | 0.57               | 4.6      | 23.3   |  |
| 0x4302    | 2.17 MHz                                                                            | Х         | Х      | 4 x fosc()min / 24 / Res.   | Relative angle error 8x increased | 1.14               | 9.1      | 46.7   |  |
| Notes     | Notes *) Calculated with fosc()min taken from Electrical Characteristics, item A02. |           |        |                             |                                   |                    |          |        |  |

# Table 15: Maximum possible converter frequency for incremental A/B/Z output, defined by the maximum input frequency

| 2. Max. F | . Max. Possible Converter Frequency Defined By The Minimum Transition Distance |        |         |                                   |                                        |                         |  |
|-----------|--------------------------------------------------------------------------------|--------|---------|-----------------------------------|----------------------------------------|-------------------------|--|
|           | Output Frequency                                                               | Resc   | lution  | Minimum Transition Distance       | Restrictions                           | Example*                |  |
|           | fout @ t <sub>MTD</sub>                                                        | Requ   | iirem.  | at A, B                           | at high input frequency                | t <sub>MTD</sub> [µsec] |  |
| FCTR      | А, В                                                                           | bin    | dec     | t <sub>MTD</sub>                  |                                        |                         |  |
| 0x00FF    | 11.2 kHz                                                                       | Х      | Х       | 2048 / fosc()max                  | None                                   | 22.3                    |  |
| 0x00FE    | 11.27 kHz                                                                      | Х      | Х       | 2040 / fosc()max                  | None                                   | 22.2                    |  |
| 0x00FD    | 11.3 kHz                                                                       | Х      | Х       | 2032 / fosc()max                  | None                                   | 22.1                    |  |
|           |                                                                                |        |         |                                   |                                        |                         |  |
| 0x0006    | 411 kHz                                                                        | Х      | Х       | 56 / fosc()max                    | None                                   | 0.61                    |  |
| 0x0005    | 479 kHz                                                                        | Х      | Х       | 48 / fosc()max                    | None                                   | 0.52                    |  |
| 0x0004    | 575 kHz                                                                        | Х      | Х       | 40 / fosc()max                    | None                                   | 0.43                    |  |
| 0x4102    | 958 kHz                                                                        | Х      | Х       | 24 / fosc()max                    | Relative angle error 2x increased      | 0.26                    |  |
| 0x4202    | 1.92 MHz                                                                       | Х      | Х       | 12 / fosc()max                    | Relative angle error 4x increased      | 0.13                    |  |
| 0x4302    | 3.83 MHz                                                                       | Х      | Х       | 6 / fosc()max                     | Relative angle error 8x increased      | 0.065                   |  |
| Notes     | *) Calculated with for                                                         | osc()m | ax take | en from El.Char., item A02; trans | ition distance output A vs. output B w | ith same direction      |  |
|           | of rotation.                                                                   |        |         |                                   |                                        |                         |  |

Table 16: Maximum possible converter frequency for incremental A/B/Z output, defined by the minimum transition distance



#### **INCREMENTAL SIGNALS**

| CFGABZ | Adr 0x02, Bit 3:2                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Code   | Mode                                                                                                                                                                                    | Pin A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Pin B                                                                                        | Pin Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 0x00   | Normal                                                                                                                                                                                  | A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | В                                                                                            | Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 0x01   | Control signals for external period counters                                                                                                                                            | CA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | СВ                                                                                           | CZ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 0x02   | Calibration mode<br>Offset+Phase<br>The following settings are<br>required additionally:<br>SELRES = 0x0D<br>ZPOS = 0x00<br>HYS = 0x00<br>ROT = 0x00<br>CFGAB = 0x00<br>AERR = 0x00     | A SINOFTS - SINO | Figure 7: Offs. COS*                                                                         | z de la construction de la const |  |  |
| 0x03   | Calibration mode<br>Offset+Amplitude<br>The following settings are<br>required additionally:<br>SELRES = 0x0D<br>ZPOS = 0x00<br>HYS = 0x07<br>ROT = 0x00<br>CFGAB = 0x00<br>AERR = 0x00 | Figure 9: Offset SIN*                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | B<br>COSOFFS-<br>COSOFFS-<br>COSOFFS-<br>500<br>500<br>500<br>500<br>500<br>500<br>500<br>50 | z RATIO<br>z RATIO<br>0° 180° 380°<br>Figure 11: Amplit.*                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| Notes  | *) Trimmed accurately when duty cycle is 50 %;<br>Recommended trimming order (after selecting GAIN): offset, phase, amplitude ratio, offset;                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |

Table 17: Outputs A, B, Z

| ROT  | Adr 0x02, Bit 5            |
|------|----------------------------|
| Code | Code direction             |
| 0x00 | Ascending order, B then A  |
| 0x01 | Descending order, A then B |

Table 18: Code direction

| CBZ  | Adr 0x02, Bit 4 |
|------|-----------------|
| Code | Reset via zero  |
| 0x00 | Not activated   |
| 0x01 | Activated       |

Table 19: Reset enable for period counter

| ENRESDEL | Adr 0x02, Bit 7                                                                          |                                                                                                                  |
|----------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| Code     | Output*                                                                                  | Function                                                                                                         |
| 0x00     | immediately                                                                              | An external counter displays the absolute angle following power-on.                                              |
| 0x01     | after 5 ms                                                                               | An external counter only displays<br>changes vs. the initial power-on<br>(conditional on standby at<br>power-on) |
| Notes    | *) Output delay after device configuration and internal reset (A, B, Z remains on high). |                                                                                                                  |

Table 20: Output delay A, B, Z



Figure 12: Period counter reset by zero signal (enabled by CBZ = 1).

Example gives a resolution of 64 (SELRES = 0x0A), a zero signal at  $45^{\circ}$  (ZPOS = 0x04, CFGAB = 0x00) and no inversion of the direction of rotation (ROT = 0x00, COS leads SIN).



| Rev | E1, | Page  | 17/32 |
|-----|-----|-------|-------|
|     | ,   | - 0 - |       |

| ZPOS  | Adr 0x01, Bit 4:0                                                                                           |
|-------|-------------------------------------------------------------------------------------------------------------|
| Code  | Position                                                                                                    |
| 0x00  | 0°                                                                                                          |
| 0x08  | 90°                                                                                                         |
| 0x10  | 180°                                                                                                        |
| 0x18  | 270°                                                                                                        |
| 0x01  | 11.25° (1 x 11.25°)                                                                                         |
|       |                                                                                                             |
| 0x1F  | 348.75° (31 x 11.25°)                                                                                       |
| Notes | The zero signal is only output if released by the input pins (for instance with PZERO = 5 V, NZERO = VREF). |

Table 21: Zero signal position

| CFGZ    | Adr 0x02, Bit 1:0 |
|---------|-------------------|
| Code    | Length            |
| 0x00    | 90°               |
| 0x01    | 180°              |
| 0x02 03 | Synchronization   |

Table 22: Zero signal length

| CFGAB | Adr 0x03, Bit 5:4 |
|-------|-------------------|
| Code  | Z = 1 for         |
| 0x00  | B=1, A=1          |
| 0x01  | B = 0, A = 1      |
| 0x02  | B=1, A=0          |
| 0x03  | B = 0, A = 0      |





Figure 13: Incremental output signals for various zero signal lengths. Example gives a resolution of 64 (SELRES = 0x0A), a zero signal position of 45° (ZPOS = 0x04, CFGAB = 0x00) and no inversion of the direction of rotation (ROT = 0x00, COS leads SIN).



Rev E1, Page 18/32

#### SIGNAL MONITORING and ERROR MESSAGES

| SELAMPL<br>AMPL                     | Adr 0x0C, Bit 2<br>Adr 0x0C, Bit 1:0                                                                                                                                                |                                       |  |  |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--|--|
| Max ( Sin  ,                        | Max ( Sin ,  Cos ) for SELAMPL = 0                                                                                                                                                  |                                       |  |  |
| Code                                | Voltage threshold V <sub>th</sub>                                                                                                                                                   | Output amplitude*                     |  |  |
| 0x00                                | 0.60 x VDDA                                                                                                                                                                         | 1.4 V <sub>pp</sub>                   |  |  |
| 0x01                                | 0.64 x VDDA                                                                                                                                                                         | 2.0 V <sub>pp</sub>                   |  |  |
| 0x02                                | 0.68 x VDDA                                                                                                                                                                         | 2.6 V <sub>pp</sub>                   |  |  |
| 0x03                                | 0.72 x VDDA                                                                                                                                                                         | 3.1 V <sub>pp</sub>                   |  |  |
| Sin <sup>2</sup> + Cos <sup>2</sup> | for SELAMPL = 1                                                                                                                                                                     |                                       |  |  |
| Code                                | $V_{thmin} \leftrightarrow V_{thmax}$                                                                                                                                               | Output amplitude*                     |  |  |
| 0x04                                | (0.20 $\leftrightarrow$ 0.9) x VDDA                                                                                                                                                 | $1.0V_{pp} \leftrightarrow 4.5V_{pp}$ |  |  |
| 0x05                                | (0.30 $\leftrightarrow$ 0.9) x VDDA                                                                                                                                                 | $1.5V_{pp} \leftrightarrow 4.5V_{pp}$ |  |  |
| 0x06                                | (0.40 $\leftrightarrow$ 0.9) x VDDA                                                                                                                                                 | $2.0V_{pp} \leftrightarrow 4.5V_{pp}$ |  |  |
| 0x07                                | (0.50 $\leftrightarrow$ 0.9) x VDDA                                                                                                                                                 | $2.5V_{pp} \leftrightarrow 4.5V_{pp}$ |  |  |
| Notes                               | V <sub>th</sub> , V <sub>thmin</sub> , V <sub>thmax</sub> are typical values; refer to Elec.<br>Char. No. H01 cf. for maximal values.<br>*) Entries are calculated with VDDA = 5 V. |                                       |  |  |

#### Table 24: Signal amplitude monitoring

| AERR | Adr 0x03, Bit 1         |
|------|-------------------------|
| Code | Amplitude error message |
| 0x00 | disabled                |
| 0x01 | enabled                 |

#### Table 25: Amplitude error

| FERR  | Adr 0x03, Bit 0                                                     |
|-------|---------------------------------------------------------------------|
| Code  | Excessive frequency error message                                   |
| 0x00  | disabled                                                            |
| 0x01  | enabled                                                             |
| Notes | Input frequency monitoring is operational for resolutions $\geq 16$ |

Table 26: Frequency error

| Configurati | on error       |
|-------------|----------------|
| -           | Always enabled |

#### Table 27: Configuration error

| Error Indication at NERR |                                                                                                     |  |
|--------------------------|-----------------------------------------------------------------------------------------------------|--|
| Failure Mode             | Pin signal NERR                                                                                     |  |
| No error                 | HI                                                                                                  |  |
| Amplitude error          | LO/HI = 75 % (if enabled by AERR = 1)                                                               |  |
| Frequency error          | LO/HI = 50 % (if enabled by FERR = 1)                                                               |  |
| Configuration            | LO                                                                                                  |  |
| Undervoltage             | LO                                                                                                  |  |
| System error             | Pulled LOW by an external error signal*.                                                            |  |
| Notes                    | *) This message is visible only in the BiSS stream on the nE bit; the interpolation is not stopped. |  |



Figure 14: Signal monitoring of minimum amplitude.





| Error Messages  |                                                                                                                                 |                                                   |  |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--|
| Failure Mode    | Error bits E1, E0<br>for BiSS and SSI<br><b>CRC6 = 0</b>                                                                        | Error bits nE, nW<br>for BiSS and SSI<br>CRC6 = 1 |  |
| No error        | 1, 1                                                                                                                            | 1, nW                                             |  |
| Amplitude error | 0, 1                                                                                                                            | 0, nW                                             |  |
| Frequency error | 1, 0                                                                                                                            | 0, nW                                             |  |
| System error*   | 0, 0                                                                                                                            | 0, nW                                             |  |
| Warning**       | —                                                                                                                               | nE, 0                                             |  |
| Notes           |                                                                                                                                 |                                                   |  |
| *System error   | NERR pulled low by external signal                                                                                              |                                                   |  |
| **Warning       | Automatic step-back of resolution                                                                                               |                                                   |  |
| Line Signal SLO | Data output is deactivated and SLO<br>permanently high in case of: configuration<br>phase, invalid configuration, undervoltage. |                                                   |  |

Table 29: Error messages

To enable the diagnosis of faults, the various types of error are signaled at NERR using a PWM code as given in the key on the left.

Two error bits are provided to enable communication via the I/O interface; these bits can decode four different types of error. If NERR is held at low by an external source, such as an error message from the system, for example, this can also be verified via the I/O interface.

Error are stored until the sensor data is output via the I/O interface and then deleted. Errors at NERR are displayed for a minimum of approx. 10 ms unless they are deleted beforehand by a data output.

If an error in amplitude occurs, conversion is terminated and the incremental output signals halted. An

Rev E1, Page 19/32

error in amplitude rules out the possibility of an error in frequency.

#### **TEST FUNCTIONS**

| TMODE     | Adr 0x06, Bit 3:1 |                     |
|-----------|-------------------|---------------------|
| Code      | Signal at Z       | Description         |
| 0x00      | Z                 | no test mode        |
| 0x01      | A xor B           | Output A EXOR B     |
| 0x02      | ENCLK             | iC-Haus device test |
| 0x03      | NLOCK             | iC-Haus device test |
| 0x04      | CLK               | iC-Haus device test |
| 0x05      | DIVC              | iC-Haus device test |
| 0x06      | PZERO - NZERO     | iC-Haus device test |
| 0x07      | TP                | iC-Haus device test |
| Condition | CFGABZ = 0x00     |                     |

Table 30: Test mode



Figure 16: Calibrated signals in TMA mode.

| TMA   | Adr 0x06, Bit 0                                                                                |                                                                                                            |                                                                                                          |                                                                 |
|-------|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|
| Code  | Pin A                                                                                          | Pin B                                                                                                      | Pin SDA                                                                                                  | Pin SCL                                                         |
| 0x00  | А                                                                                              | В                                                                                                          | SDA                                                                                                      | SCL                                                             |
| 0x01  | COS+                                                                                           | COS-                                                                                                       | SIN+                                                                                                     | SIN-                                                            |
| Notes | To permit the<br>settings, sign<br>A converter s<br>should not b<br>mandatory for<br>EEPROM ac | e verification of<br>nals are outpu<br>signal of 4 Vp<br>e exceeded. I<br>or accurate m<br>ccess is not po | of GAIN and C<br>It after the inp<br>p is the ideal I<br>Pin loads abo<br>easurements.<br>pssible during | OFFSET<br>ut amplifier.<br>here and<br>ve 1 MΩ are<br>mode TMA. |

Table 31: Analog test mode

The signal is set to approx. 4 Vpp using GAIN and must not be altered after calibration. Both display modes are suitable for OFFS (positive values) and RATIO adjustments; X/Y mode is preferable for PHASE. Test signals COS- (pin B) and SIN- (pin SCL) must be selected to set negative values for OFFS.



#### I/O INTERFACE: BISS C PROTOCOL

The serial I/O interface operates in the BiSS C protocol and enables sensor data output in uninterrupted cycles (data channel SCD). At the same time, parameters can be exchanged via bidirectional register communication (data channel CD).

The sensor data produced by iC-NQC contains the angle value (S) with 3 to 13 bits, the period count (P) with 0, 8, 12 or 24 bits, two error bits (E1 and E0) and 5 or 6 CRC bits (CRC).



Figure 17: Example line signals (BiSS C)

| Single Cycl | Single Cycle Data Channel: SCD |                                                                                                                                    |
|-------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| Bits        | Тур                            | Label                                                                                                                              |
| 024         | DATA                           | Period counter P(23:0):<br>0, 8, 12, 24 bit (multiturn position)                                                                   |
| 313         | DATA                           | Angle data S(12:0):<br>3 bis 13 bit (singleturn position)                                                                          |
| 1           | ERROR                          | Error bit E1 (amplitude error)                                                                                                     |
| 1           | ERROR                          | Error bit E0 (frequency error)                                                                                                     |
| 56          | CRC                            | Polynomial 0x25<br>$x^5 + x^2 + x^0$ (inverted bit output)<br>- or -<br>Polynomial 0x43<br>$x^6 + x^1 + x^0$ (inverted bit output) |

Table 32: BiSS data channels

#### Interface Parameters With BiSS C Protocol

| SELSSI | Adr 0x02, Bit 6 |                                                            |
|--------|-----------------|------------------------------------------------------------|
| Code   | Protocol        | Information                                                |
| 0<br>1 | BiSS C<br>SSI   | <b>IBISS</b><br><b>INTERFACE</b><br>www.biss-interface.com |

#### Table 33: Protocol version

| ΤΙΜΟ  | Adr 0x06, Bit 5            |                                  |                      |
|-------|----------------------------|----------------------------------|----------------------|
| Code  | Clock                      | Timeout t <sub>tos</sub>         | fclk(MA) min*        |
| 0     | 46-47                      | approx. 20 µs                    | 50 kHz               |
| 1     | 3-4                        | approx. 1.5 µs                   | 660 kHz              |
| TOA   | Addr 0x07, Bit 3           | 3                                |                      |
| 0     | see TIMO                   |                                  |                      |
| 1     | adaptive with              | see BiSS                         | 50 kHz               |
|       | T <sub>CLK</sub> = 42/fosc | specification                    |                      |
| Notes | A ref. clock cou           | nt is equal to $\frac{32}{fosc}$ | (see El. Char.,      |
|       | A02).                      |                                  |                      |
|       | The permissible            | max. clock frequ                 | ency is specified by |
|       | E06.                       |                                  |                      |
|       | *) A low clock from        | equency can redu                 | uce the permissible  |
|       | maximum input              | frequency since                  | conversion is        |
|       | paused for one             | MA cycle from La                 | atch onwards.        |
|       |                            |                                  |                      |

#### Table 34: Timeout configuration (protectable)

| M2S  | Adr 0x00, Bit 6:5 |                      |
|------|-------------------|----------------------|
| Code | Data Length       | CRC Polynomial       |
| 0x00 | -                 | 0x25 (with CRC6 = 0) |
| 0x01 | P(7:0)            | 0x25 (with CRC6 = 0) |
| 0x02 | P(11:0)           | 0x43                 |
| 0x03 | P(23:0)           | 0x43                 |

#### Table 35: Period counter output

| CRC6 | Adr 0x03, Bit 7   |                 |
|------|-------------------|-----------------|
| Code | CRC Polynomial    | Status Messages |
| 0    | determined by M2S | E1, E0          |
| 1    | 0x43              | nE, nW          |

#### Table 36: CRC Polynomial and status messages

| NZB   | Adr 0x03, Bit 6                                                 |
|-------|-----------------------------------------------------------------|
| Code  | Function                                                        |
| 0     | Zero bit                                                        |
| 1     | No zero bit                                                     |
| Notes | The optional zero bit is output as the final bit after the CRC. |



| ENCDS | Adr 0x00, Bit 7           |
|-------|---------------------------|
| Code  | Description               |
| 0x00  | Data output BiSS B or SSI |
| 0x01  | Data output BiSS C        |

Table 38: Protocol options

M2S can be used to set the number of period counter bits sent as sensor data. The counter bits are transmitted before the angle value, with the MSB leading.

The 5-bit CRC output is based on polynomial 0x25 (100101b), with the 6-bit CRC output based on polynomial 0x43 (1000011b) automatically coming active with longer SCD data, or when preselected by CRC6. As a rule, CRC bits are sent inverted.

An additional zero bit can be output following the CRC bits. However, disabling the zero bit by NZB = 1 is recommended when the output data length does not need to comply with existing applications.

To obtain a position data output being compatible to the BiSS B protocol parameter ENCDS = 0 does switch off the CDS bit, without a replacement by a zero bit. Thus, the output data length is shorten by one bit and register communication is limited to the direction of the master to the slave. The bidirectional BiSS C register communication must be enabled by setting ENCDS = 1.

#### **Example of BiSS Data Output**

| SCD: Angle data |            |                                     |
|-----------------|------------|-------------------------------------|
| Bits            | Тур        | Label                               |
| 12              | DATA       | Angle data S(11:0)                  |
| 2               | ERROR      | Error nE and warning nW             |
| 6               | CRC        | Polynomial 0x43                     |
| Config.         | SELRES = 0 | 0x04, M2S = 0x00, CRC6 = 1, NZB = 1 |

Table 39: Example format 1 for BiSS profile BP1

| SCD: Angle data with 8-bit period count |            |                                    |
|-----------------------------------------|------------|------------------------------------|
| Bits                                    | Туре       | Label                              |
| 8                                       | DATA       | Period counter P(7:0)              |
| 13                                      | DATA       | Angle data S(12:0)                 |
| 2                                       | ERROR      | Error bits E1, E0                  |
| 5                                       | CRC        | Polynomial 0x25                    |
| 1                                       | Zero       | Zero bit                           |
| Config.                                 | SELRES = 0 | x03, M2S = 0x01, CRC6 = 0, NZB = 0 |

Table 40: Example format 2

| SCD: Angle data with 24-bit period count |            |                                    |
|------------------------------------------|------------|------------------------------------|
| Bits                                     | Туре       | Label                              |
| 24                                       | DATA       | Period counter P(23:0)             |
| 13                                       | DATA       | Angle data S(12:0)                 |
| 2                                        | ERROR      | Error bits E1, E0                  |
| 6                                        | CRC        | Polynomial 0x43 (no zero bit)      |
| Config.                                  | SELRES = 0 | x03, M2S = 0x03, CRC6 = 0, NZB = 1 |

Table 41: Example format 3

#### **Register Communication**

After the BiSS C protocol slave registers are directly addressed in a reserved address area (0x40 to 0x7F). Other storage areas are addressed dynamically and in blocks. BiSS addresses 0x00 to 0x3F aim for a register bank consisting of 64 bytes, the physical storage address of which is determined by Bank Select n.

iC-NQC supports up to 16 storage banks, making it possible to use an 8-bit EEPROM to its full capacity. There is therefore also enough storage space for an ID plate (EDS) and OEM data.

Information regarding memory map and addressing via BiSS is given on page 26).

#### **Internal Reset Function**

A write access at RAM address 0x00 (BiSS address 0x00 with Bank Select n = 0) triggers an internal reset.

Based on the current configuration in the RAM, iC-NQC restarts without reading the EEPROM. The configured interface timeout and write protect settings become active, the period counter is set to zero and any stored configuration errors are deleted. The data output via SLO and the incremental signals at A, B and Z are released. Providing no amplitude error is present, the converter again counts up from an angle value of zero to the current angle position.

#### Short BiSS Timeout

For programming via the I/O interface iC-NQC has a short BiSS timeout function according to the description of the BiSS C protocol (see page 19, Table 2, El. Char. no. 6).

Regardless of register protection settings a short timeout of typically  $1.8 \,\mu s$  can be temporarily activated by writing value 0x07 to address 0x7C (address 124d). A controller can then transmit the device configuration over a shorter period.

#### Rev E1, Page 21/32



Rev E1, Page 22/32

| TOS    | Adr 0x7C, Bit 2:0                    |
|--------|--------------------------------------|
| Code   | Function                             |
| 000    | Regular timeout (configured by TIMO) |
| 001111 | Short timeout (equal to TIMO = 1)    |

Table 42: Short timeout (via BiSS device ID)

The value written to address 0x7C is also transferred to the EEPROM, provided an EEPROM has been connected up and is available.

On reading address 0x7C the byte stored in the EEP-ROM is output as part of the BiSS device ID. Here, high-order bits 7:3 are part of the manufacturer's ID; low-order bits 2:0 act as an indicator of the timeout options (regular or short timeout, see Table 42).



Haus

iC

#### I/O INTERFACE: SSI Protocol

iC-NQC can transmit position data in SSI protocol mode; the parameters described in the following give the necessary settings and options.



Figure 18: Example line signal (SSI)

| SELSSI | Adr 0x02, Bit 6 |
|--------|-----------------|
| Code   | Protocol        |
| 0      | BiSS C          |
| 1      | SSI             |

#### Table 43: Protocol version

| τιμο  | Adr 0x06, Bit 5                                                                                                                                                                                                                                                                                        |        |  |  |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--|--|
| Code  | Timeout t <sub>tos</sub> fclk(MA)min*                                                                                                                                                                                                                                                                  |        |  |  |
| 0     | Long: approx. 20 µs                                                                                                                                                                                                                                                                                    | 50 kHz |  |  |
| 1     | not permitted                                                                                                                                                                                                                                                                                          |        |  |  |
| TOA   | Adr 0x07, Bit 3                                                                                                                                                                                                                                                                                        |        |  |  |
| 0     | see TIMO                                                                                                                                                                                                                                                                                               |        |  |  |
| 1     | not permitted                                                                                                                                                                                                                                                                                          |        |  |  |
| Notes | A ref. clock count is equal to $\frac{32}{fosc}$ (see El. Char.<br>A02). The permissible max. clock frequency is<br>specified by item E06.<br>*) A low clock frequency can reduce the permissible<br>maximum input frequency since conversion is<br>paused for one MA cycle from <i>Latch</i> onwards. |        |  |  |

Table 44: Timeout configuration for SSI

| M2S  | Adr 0x00, Bit 6:5            |
|------|------------------------------|
| Code | Period counter output length |
| 0x00 | -                            |
| 0x01 | P(7:0)                       |
| 0x02 | P(11:0)                      |
| 0x03 | P(23:0)                      |

#### Table 45: Period counter for SSI data output

| CRC6 | Adr 0x03, Bit 7  |                |
|------|------------------|----------------|
| NZB  | Adr 0x03, Bit 6  |                |
| Code | Additional bits  | Ring operation |
| 0 0  | E1, E0           | no             |
| 0 1  | none             | no             |
| 10   | nE, nW, zero bit | yes            |
| 11   | none             | yes            |

#### Table 46: Options for SSI data output

| GRAY  | Adr 0x05, Bit 7                                            |
|-------|------------------------------------------------------------|
| Code  | SSI data format                                            |
| 0     | binary coded                                               |
| 1     | gray coded                                                 |
| Notes | Data output starts with MSB for binary or Gray coded data. |

Table 47: SSI data format



Rev E1, Page 24/32

### **Examples of SSI Data Output**

| SSI Ou                      | SI Output Formats |       |          |                                                              |         |         |            |            |      |       |       |      |       |       |        |        |        |        |      |      |      |      |      |
|-----------------------------|-------------------|-------|----------|--------------------------------------------------------------|---------|---------|------------|------------|------|-------|-------|------|-------|-------|--------|--------|--------|--------|------|------|------|------|------|
| 13-bit                      | 3-bit SSI         |       |          |                                                              |         |         |            |            |      |       |       |      |       |       |        |        |        |        |      |      |      |      |      |
| Res                         | Mode              | Error | CRC      | T1                                                           | T2      | Т3      | T4 '       | T10        | T11  | T12   | T13   | T14  | T15   | T16   | T17    | T18    | T19    | T20    | T21  | T22  | T23  | T24  | T25  |
| 10 bit                      | SSI               | Х     | -        | S9                                                           | S8      | S7      | S6         | S0         | E1   | E0    | 0     | Stop | Stop  | Stop  | Stop   | Stop   | Stop   | Stop   | Stop | Stop | Stop | Stop | Stop |
|                             |                   | E     | xample   |                                                              |         |         |            |            |      |       | 0     | 0    | 0     | 0     | 0      | 0      | 0      | 0      | 0    | 0    | 0    | 0    | 0    |
| 13 bit                      | SSI<br>*1         | -     | -        | S12                                                          | S11     | S10     | S9         | S3         | S2   | S1    | S0    | Stop | Stop  | Stop  | Stop   | Stop   | Stop   | Stop   | Stop | Stop | Stop | Stop | Stop |
|                             |                   | Ē     | xample   |                                                              |         |         |            |            |      |       |       | 0    | 0     | 0     | 0      | 0      | 0      | 0      | 0    | 0    | 0    | 0    | 0    |
|                             | SSI-R<br>*2       | -     | -        | S12                                                          | S11     | S10     | S9         | S3         | S2   | S1    | S0    | Stop | S12   | S11   | S10    | S9     | S8     | S7     | S6   | S5   | S4   | S3   | S2   |
|                             |                   | É     | xample   |                                                              |         |         |            |            |      |       |       | 0    |       |       |        |        |        |        |      |      |      |      |      |
| 25-bit                      | SSI               |       |          | u                                                            |         |         |            |            |      |       | 1     |      |       |       | 1      |        |        |        |      |      |      | 1    |      |
| 13 bit                      | SSI               | Х     | -        | S12                                                          | S11     | S10     | S9         | S3         | S2   | S1    | S0    | E1   | E0    | 0     | Stop   | Stop   | Stop   | Stop   | Stop | Stop | Stop | Stop | Stop |
|                             |                   | Ē     | xample   |                                                              |         |         |            |            |      |       |       |      |       | 0     | 0      | 0      | 0      | 0      | 0    | 0    | 0    | 0    | 0    |
| 8 + 13<br>bit <sup>*3</sup> | SSI               | X     | -        | P7                                                           | P6      | P5      | P4<br>S12, | P0,<br>S11 | S10  | S9    | S8    | S7   | S6    | S5    | S4     | S3     | S2     | S1     | S0   | E1   | E0   | 0    | Stop |
|                             |                   | Ē     | xample   |                                                              |         |         |            |            |      |       |       |      |       |       |        |        |        |        |      |      |      | 0    | 0    |
| Configuration               |                   |       | guration | Input                                                        | t SLI : | = 0, S  | ELSSI      | = 1,       | M2S: | = 0x0 | 0, CR | C6 = | 0, NZ | B = 0 | , unle | ss oth | nerwis | se not | ted. |      |      |      |      |
|                             |                   |       |          | *1) CRC6 = 0, NZB = 1; *2) CRC6 = 1, NZB = 1; *3) M2S = 0x01 |         |         |            |            |      |       |       |      |       |       |        |        |        |        |      |      |      |      |      |
|                             |                   |       | Caption  | SSI=                                                         | = SSI   | proto   | col        |            |      |       |       |      |       |       |        |        |        |        |      |      |      |      |      |
|                             |                   |       |          | SSI-                                                         | R=S     | SI ring | g oper     | ation      |      |       |       |      |       |       |        |        |        |        |      |      |      |      |      |

Table 48: SSI transmission formats



#### **EEPROM INTERFACE**

The serial EEPROM interface consists of the two pins SCL and SDA and enables read and write access to a serial EEPROM with  $I^2C$  interface (with at least 128 bytes, 5 V type with a 3.3 V function; e.g. 24C01, 24C02, 24C08 and maximal 24C16).

The configuration data in the EEPROM, of addresses 0x00 to 0x0F, is secured by a CRC check value to address 0x0F. When the device is powered up, the address range from 0x00 to 0x0F is mapped onto iC-NQC's configuration RAM. The higher memory area contains BiSS C slave registers and optional memory banks available to the sensor system.

The register access to the configuration data and the memory banks 1 to 7 (intended for EDS) can be restricted by parameter RPL.

**N.B.** When writing configuration data to the EEPROM (BiSS addresses 0x10 to 0x1F) a wait time of at least 4 ms must be allowed after each register.

#### **Example of CRC Calculation Routine**

```
unsigned char ucDataStream = 0;
int iCRCPoly = 0x127;
unsigned char ucCRC=0;
int i = 0;
ucCRC = 0; // start value !!!
for (iReg = 0; iReg<15; iReg ++) {
    ucDataStream = ucGetValue(iReg);
    for (i=0; i<=7; i++) {
        if ((ucCRC & 0x80) != (ucDataStream & 0x80))
            ucCRC = (ucCRC << 1) ^ iCRCPoly;
        else
            ucCRC = (ucCRC << 1);
        ucDataStream = ucDataStream << 1;
    }
}
```

| CRC_E2P | Adr 0x0F, Bit 7:0                          |
|---------|--------------------------------------------|
| Code    | Description                                |
| 0x00    |                                            |
|         | Check value formed by CRC polynomial 0x127 |
| 0xFF    |                                            |

#### Table 49: Check value for EEPROM data

| Register Co | Register Configuration |                                 |  |  |  |  |  |  |
|-------------|------------------------|---------------------------------|--|--|--|--|--|--|
| BiSS Adr    | BiSS Adr               | Contents                        |  |  |  |  |  |  |
| hex         | decimal                |                                 |  |  |  |  |  |  |
| 0x000F      | 015                    | Config. Data RAM (16 bytes)     |  |  |  |  |  |  |
| 0x101F      | 1631                   | Config. Data EEPROM (16 bytes)  |  |  |  |  |  |  |
| 0x203F      | 3263                   | Unused memory area (32 bytes)   |  |  |  |  |  |  |
| BiSS C Slav | /e-Registers           | (direct addresses):             |  |  |  |  |  |  |
| 0x40        | 64                     | Bank Select (1 byte)            |  |  |  |  |  |  |
| 0x41        | 65                     | EDS Bank (1 byte)               |  |  |  |  |  |  |
| 0x4243      | 6667                   | Profile ID (2 bytes)            |  |  |  |  |  |  |
| 0x4447      | 6871                   | Serial No. (4 bytes)            |  |  |  |  |  |  |
| 0x4877      | 72119                  | Slave Registers (48 bytes)      |  |  |  |  |  |  |
|             |                        | Device ID (6 bytes):            |  |  |  |  |  |  |
| 0x78        | 120                    | 4E (default)                    |  |  |  |  |  |  |
| 0x79        | 121                    | 51 (default)                    |  |  |  |  |  |  |
| 0x7A        | 122                    | 43 (default)                    |  |  |  |  |  |  |
| 0x7B        | 123                    | 31 (default)                    |  |  |  |  |  |  |
| 0x7C        | 124                    | Bit 7:3: Adr 0x00, Bit 2:0: TOS |  |  |  |  |  |  |
| 0x7D        | 125                    | 00 (default)                    |  |  |  |  |  |  |
|             |                        | Manufacturer's ID (2 bytes):    |  |  |  |  |  |  |
| 0x7E        | 126                    | 69 (default)                    |  |  |  |  |  |  |
| 0x7F        | 127                    | 43 (default)                    |  |  |  |  |  |  |

#### Table 50: Register overview

| RPL   | Adr 0x03, Bit 3                                          |                   |                |                       |  |  |  |
|-------|----------------------------------------------------------|-------------------|----------------|-----------------------|--|--|--|
| Code  | Bank 0<br>Config. Dat.                                   | 0x407F<br>BiSS ID | Bank 17<br>EDS | Bank 815<br>User Data |  |  |  |
| 0x0   | read / write                                             | read / write      | read / write   | read / write          |  |  |  |
| 0x1   | -                                                        | read*             | read           | read / write          |  |  |  |
| Notes | *) Exception: write to 0x40 and 0x7C is always possible. |                   |                |                       |  |  |  |

Table 51: Register protection settings

#### Rev E1, Page 26/32

**F**Haus



Figure 19: Registers and addressing

#### **STARTUP BEHAVIOR**

#### Startup With A Configured EEPROM

After the supply has been turned on (power-on reset), iC-NQC reads the configuration data from the EEPROM. During this phase it actively keeps error pin NERR at a low signal (open drain output), and data output SLO and the incremental signals at A, B and Z at a high signal.

After a successful CRC the data output to SLO and to the incremental A, B, and Z outputs is released and the error indication at pin NERR reset; an external pull-up resistor at pin NERR can supply a high signal. iC-NQC then switches to normal operation and determines the current angle position, providing that a sensor is connected up to it and there is no amplitude error (or this is deactivated).

Should the CRC prove unsuccessful due to a data error (disrupted transmission, no EEPROM or the EEPROM is not programmed), the configuration phase is automatically repeated. After a third failed attempt, the procedure is aborted and error pin NERR displays a permanent low; data output SLO and the incremental signals at A, B and Z remain at a high signal.

#### Startup Without An EEPROM

The configuration RAM contains random values after startup; iC-NQC does not have a default configuration. Error pin NERR shows a low signal (open drain output); data output SLO and the incremental signals at A, B and Z indicate a high signal.

To reduce the device configuration time, a short timeout of  $3 \mu s$  maximum (cf. TIMO = 1 and TOA = 0) can be temporarily activated by writing value 0x07 to address 0x7C (address 124d).

When operated without an EEPROM, iC-NQC does not respond to higher addresses - with the exception of the BiSS addresses reserved for manufacturer and device IDs (0x78 to 0x7F). This address area supplies the chip version from the ROM.

#### Initialization After Configuration Failure

So that it is always possible to talk to iC-NQC via the I/O interface, iC-NQC first ignores the register values of TIMO, TOA, RPL and TMA. Instead, iC-NQC applies the longest timeout (cf. TIMO = 0 and TOA = 0), ignores safety settings (cf. RPL = 0x0) and evaluates the BiSS register communication (CDM bit from the CD data channel).



Rev E1, Page 27/32

During this phase regular bidirectional BiSS register communication is not yet possible, as data output SLO is permanently kept at high. Writing the configuration to RAM addresses 0x01 to 0x0C and to address 0x00 must be executed without evaluating a reply. Data input SLI is ignored; iC-NQC always uses slave ID 0. lowing figures each show a single cycle with CDM = 0 and CDM = 1. A wide range of 100 ns to  $12.5 \,\mu$ s is permissible for clock period T(MA); the timeout must last at least  $30 \,\mu$ s.

Each cycle transmits a single bit only and can be reduced to four clocks plus the timeout (CDM). The folA complete write cycle requires 14 cycles at CDM = 0 and a sequence of 32 cycles calculated according to BiSS-C register communication.



Figure 20: BiSS cycle at CDM = 0



Figure 21: BiSS cycle at CDM = 1



Figure 22: BiSS cycle extract for a CDM sequence of '0010'.

Ahead of a write access to address zero finishing the initialization phase and setting the BiSS interface to normal operation, at least the following register bits need to be reset: SELSSI at address 0x02, RPL at address 0x03, and TMA and TIMO at address 0x06.

The following sequence gives an example of programming addresses 0x02, 0x03 and 0x06 to zero and subsequently executing a reset by programming address 0x00 with a value of 0x8D (141d).

"00000000000000"

- "11000000010000011000000011110"
- "00000000000000"
- "11000000001100110110000000011110"
- "0000000000000"
- "11000000011011000110000000011110"
- "0000000000000"
- "1100000000001100111000110101010"

**Notes:** Data output SLO is only operational following initialization. The controller needs to execute the described initialization without any feedback (sending CDM bits without evaluating CDS bits).

**N.B.:** CDM bits are inverted on the line; when CDM = 1 the timeout is at low.

**Programming tip:** After writing a byte to the EEP-ROM the same byte should be read back. When doing so, iC-NQC does not output the start bit if the EEPROM is busy with its internal write procedure and so denies I2C access. Several read attempts may be required if the I2C interface is still blocked causing iC-NQC to refuse the read access.

When writing to the EEPROM without reading the byte back, a wait time of at least 4 ms must be allowed after each register.

#### Rev E1, Page 28/32

#### **APPLICATION NOTES**

#### **Principle Input Circuits**



Figure 23: Input circuit for voltage signals of 1 Vpp with no ground reference. When ground is not separated the connection NSIN to VREF must be omitted.



Figure 25: Input circuit for non-symmetrical voltage or current source signals with ground reference (adaptation via resistors R3, R4).



Figure 27: Input circuit for complementary low-side current source outputs, such as for opto encoder iC-WG.



Figure 24: Input circuit for current signals of 11 µA with no ground reference. Offset calibration is not possible with this circuit.



Figure 26: Simplified input wiring for non-symmetrical voltage signals with ground reference.



Figure 28: Combined input circuit for 11 μA, 1 Vpp (with 120 Ω termination) or TTL encoder signals. RS3/4 and CS1 serve as protection against ESD and transients.



#### Input Circuit for Sine Encoders (1 Vpp)



Figure 29: Input circuit for sine encoders (0.8 Vpp to 1.2 Vpp) with 120 Ω termination and low-pass filtering. R2/R3 serve as protection against ESD and transients, R4/R5 reduce the input signal to suit an input gain of 8.

#### **Basic Circuit for MR Sensors**



Figure 30: Basic circuit for the evaluation of MR bridge sensors.



Rev E1, Page 30/32

#### **EVALUATION BOARD**

iC-NQC comes with a demo board for test purposes. Instructions are available separately.

#### **DESIGN REVIEW: Function Notes**

| iC-NQC 2 |                          |                                       |
|----------|--------------------------|---------------------------------------|
| No.      | Function, Parameter/Code | Description and Application Notes     |
|          |                          | Please refer to datasheet release B1. |

#### Table 52: Notes on chip functions regarding iC-NQC chip revision 2.

| iC-NQC 3 |                          |                                                                                                                                                   |
|----------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| No.      | Function, Parameter/Code | Description and Application Notes                                                                                                                 |
| 1        | GRAY                     | For Gray-coded data output clock cycles must be fully completed. An earlier termination results in invalid data for the following read out cycle. |
| 2        | Startup                  | An invalid CRC keeps only SLO permanently on high, the incremental output to A, B and Z is not blocked.                                           |

#### Table 53: Notes on chip functions regarding iC-NQC chip revision 3.

| iC-NQC 5 |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No.      | Function, Parameter/Code                                    | Description and Application Notes                                                                                                                                                                                                                                                                                                                                                                          |
| 1        | GRAY                                                        | Gray-coded data output can be terminated at any time.                                                                                                                                                                                                                                                                                                                                                      |
| 2        | Startup                                                     | An invalid CRC keeps SLO and A, B and Z permanently on high (until an internal reset).                                                                                                                                                                                                                                                                                                                     |
| 3        | Period counting                                             | Following power-on and after an internal reset the period counter is initialized with a value of zero (as all former chip releases). If an input angle of exactly 0° is applied and a movement towards 270° is following, the period counter counts to the value -1 (former chip releases maintain the value of zero).                                                                                     |
| 4        | Serial Data Output,<br>power-up behavior with FCTR > 0x4702 | Serial data can be raw initially if FCTR enables automatic step-down of resolution<br>and if the input signals are absolutely stable during power up.<br>Settling to the input angle at full resolution is obtained as soon as the inputs<br>change.<br>Note: The warning bit (use CRC6 = 1) indicates a reduced resolution (by nW = 0)<br>during initial settling and tracking of high input frequencies. |

Table 54: Notes on chip functions regarding iC-NQC chip revision 5.



#### Rev E1, Page 31/32

#### **REVISION HISTORY**

| Rel | Rel Date*  | Chapter                                  | Modification                                                                                                                                                              | Page  |
|-----|------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
|     |            |                                          |                                                                                                                                                                           | . ugo |
| E1  | 2020-03-02 | PACKAGING INFORMATION                    | Package dimensions added                                                                                                                                                  | 4     |
|     |            | ELECTRICAL<br>CHARACTERISTICS            | Item 108: added for full-scale signal<br>Item A02, fosc at 5 V: adaption of limits<br>Items D06, D07 added as new items<br>Items E07, E08 moved to Operating Requirements | 7     |
|     |            | OPERATING REQUIREMENTS:<br>I/O Interface | Section updated, new figures added                                                                                                                                        | 10    |
|     |            | CONVERTER FUNCTIONS                      | Table 13: Note added on hysteresis                                                                                                                                        | 13    |
|     |            | SIGNAL MONITORING and<br>ERROR MESSAGES  | Table 28: Note added on system error                                                                                                                                      | 18    |
|     |            | DESIGN REVIEW: Function Notes            | Table 54: item 4 added                                                                                                                                                    | 30    |

iC-Haus expressly reserves the right to change its products and/or specifications. A Datasheet Update Notification (DUN) gives details as to any amendments and additions made to the relevant current specifications on our internet website www.ichaus.com/DUN and is automatically generated and shall be sent to registered users by email.

Copying - even as an excerpt - is only permitted with iC-Haus' approval in writing and precise reference to source.

The data specified is intended solely for the purpose of product description and shall represent the usual quality of the product. In case the specifications contain obvious mistakes e.g. in writing or calculation, iC-Haus reserves the right to correct the specification and no liability arises insofar that the specification was from a third party view obviously not reliable. There shall be no claims based on defects as to quality in cases of insignificant deviations from the specifications or in case of only minor impairment of usability.

No representations or warranties, either expressed or implied, of merchantability, fitness for a particular purpose or of any other nature are made hereunder with respect to information/specification or the products to which information refers and no guarantee with respect to compliance to the intended use is given. In particular, this also applies to the stated possible applications or areas of applications of the product.

iC-Haus products are not designed for and must not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death (*Safety-Critical Applications*) without iC-Haus' specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems. iC-Haus products are not designed nor intended for use in military or aerospace applications or environments or in automotive applications unless specifically designated for such use by iC-Haus.

iC-Haus conveys no patent, copyright, mask work right or other trade mark right to this product. iC-Haus assumes no liability for any patent and/or other trade mark rights of a third party resulting from processing or handling of the product and/or any other use of the product.

Software and its documentation is provided by iC-Haus GmbH or contributors "AS IS" and is subject to the ZVEI General Conditions for the Supply of Products and Services with iC-Haus amendments and the ZVEI Software clause with iC-Haus amendments (www.ichaus.com/EULA).



Rev E1, Page 32/32

#### **ORDERING INFORMATION**

| Туре                | Package                          | Options                             | Order Designation         |
|---------------------|----------------------------------|-------------------------------------|---------------------------|
| iC-NQC              | TSSOP20 4.4 mm<br>RoHS compliant |                                     | iC-NQC TSSOP20            |
|                     |                                  | Temperature range -40 °C to +125 °C | iC-NQC TSSOP20 ET -40/125 |
| Evaluation<br>Board |                                  |                                     | iC-NQC EVAL NQ6D          |

Please send your purchase orders to our order handling team:

Fax: +49 (0) 61 35 - 92 92 - 692 E-Mail: dispo@ichaus.com

For technical support, information about prices and terms of delivery please contact:

iC-Haus GmbH Am Kuemmerling 18 D-55294 Bodenheim GERMANY Tel.: +49 (0) 61 35 -92 92 -0 Fax: +49 (0) 61 35 -92 92 -192 Web: http://www.ichaus.com E-Mail: sales@ichaus.com

Appointed local distributors: http://www.ichaus.com/sales\_partners