# 3-Channel Constant-Current RGB LED Driver with Individual PWM Dimming

# Description

The CAT4109/CAV4109 is a 3-channel constant-current LED driver, requiring no inductor. LED channel currents up to 175 mA are programmed independently via separate external resistors. Low output voltage operation of 0.4 V at 175 mA allows for more power efficient designs across wider supply voltage range. The three LED pins are compatible with high voltage up to 25 V supporting applications with long strings of LEDs.

Three independent control inputs PWM1, PWM2, PWM3, control respectively LED1, LED2, LED3 channels. The device also includes an output enable (OE) control pin to disable all three channels independently of the PWMx input states.

Thermal shutdown protection is incorporated in the device to disable the LED outputs whenever the die temperature exceeds 150°C. The device is available in a 16–lead SOIC package.

#### **Features**

- 3 Independent Current Sinks up to 175 mA rated 25 V
- LED Current Set by External Low Power Control Resistors
- Individual PWM Control per Channel
- Low Dropout Current Source (0.4 V at 175 mA)
- Output Enable Input for Dimming
- "Zero" Current Shutdown Mode
- 3 V to 5.5 V Logic Supply
- Thermal Shutdown Protection
- 16-lead SOIC Package
- CAV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

# **Application**

- Multi-color LED, Architectural Lighting
- LED Signs and Displays
- LCD Backlight



### ON Semiconductor®

http://onsemi.com



SOIC-16 V SUFFIX CASE 751BG

# PIN CONNECTIONS



### MARKING DIAGRAM



L = Assembly Location

3 = PB Free

A = Product Revision (Fixed as "A")

CAT4109V = Device Code

B = Leave Blank

Y = Production Year (Last Digit)

M = Production Month (1-9, O, N, D)

XXXX = Last Four Digits of Assembly Lot Number

#### **ORDERING INFORMATION**

| Device       | Package   | Shipping    |
|--------------|-----------|-------------|
| CAT4109V-GT2 | SOIC-16   | 2,000/      |
| (Note 1)     | (Pb-Free) | Tape & Reel |
| CAV4109V-GT2 | SOIC-16   | 2,000/      |
| (Note 1)     | (Pb-Free) | Tape & Reel |

1. Lead Finish Pb Free



**Figure 1. Typical Application Circuit** 

#### **Table 1. ABSOLUTE MAXIMUM RATINGS**

| Parameter                                  | Rating        | Units |
|--------------------------------------------|---------------|-------|
| VDD Voltage                                | 6             | V     |
| Input Voltage Range (OE, PWM1, PWM2, PWM3) | –0.3 V to 6 V | V     |
| LED1, LED2, LED3 Voltage                   | 25            | V     |
| DC Output Current on LED1 to LED3          | 200           | mA    |
| Storage Temperature Range                  | -55 to +160   | °C    |
| Junction Temperature Range                 | -40 to +150   | °C    |
| Lead Soldering Temperature (10 sec.)       | 300           | °C    |

#### **ESD RATING**

| Human Body Model (Note 2)  LV pins (non LEDn pins # 3, 4, 5, 6, 7, 8, 15 and 16)  HV pins( LEDn pins #9, 10 and 11) | 1500<br>750 | V |
|---------------------------------------------------------------------------------------------------------------------|-------------|---|
| Machine Model (Note 3) LV pins (non LEDn pins # 3, 4, 5, 6, 7, 8, 15 and 16) HV pins ( LEDn pins #9, 10 and 11)     | 200<br>175  | V |
| Charged Device Model (Note 4)                                                                                       | 1000        | V |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 2. JESD22-A114C
- 3. JESD625-A
- 4. JESD22-C101E

#### **Table 2. RECOMMENDED OPERATING CONDITIONS**

| Parameter                                    | Range              | Units                     |          |
|----------------------------------------------|--------------------|---------------------------|----------|
| VDD                                          |                    | 3.0 to 5.5                | V        |
| Voltage applied to LED1 to LED3, outputs off |                    | up to 25                  | V        |
| Voltage applied to LED1 to LED3, outputs on  |                    | up to 6 (Note 5)          | V        |
| Output Current on LED1 to LED3               |                    | 2 to 175                  | mA       |
| 1                                            | CAT4109<br>CAV4109 | -40 to +85<br>-40 to +105 | °C<br>°C |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

5. Keeping LEDx pin voltage below 6 V in operation is recommended to minimize thermal dissipation in the package.

**Table 3. ELECTRICAL OPERATING CHARACTERISTICS** (Min and Max values are over recommended operating conditions unless specified otherwise. Typical values are at  $V_{DD} = 5.0 \text{ V}$ ,  $T_{AMB} = 25^{\circ}\text{C.}$ )

| Symbol                                     | Name                                          | Conditions                                                | Min                   | Тур | Max                   | Units |  |
|--------------------------------------------|-----------------------------------------------|-----------------------------------------------------------|-----------------------|-----|-----------------------|-------|--|
| DC CHARA                                   | DC CHARACTERISTICS                            |                                                           |                       |     |                       |       |  |
| I <sub>DD1</sub>                           | Supply Current Outputs Off                    | $V_{LED}$ = 5 V, $R_{SET}$ = 24.9 k $\Omega$              |                       | 2   | 5                     | mA    |  |
| I <sub>DD2</sub>                           | Supply Current Outputs Off                    | $V_{LED}$ = 5 V, $R_{SET}$ = 5.23 k $\Omega$              |                       | 4   | 10                    | mA    |  |
| I <sub>DD3</sub>                           | Supply Current Outputs On                     | $V_{LED} = 0.5 \text{ V}, R_{SET} = 24.9 \text{ k}\Omega$ |                       | 2   | 5                     | mA    |  |
| I <sub>DD4</sub>                           | Supply Current Outputs On                     | $V_{LED}$ = 0.5 V, $R_{SET}$ = 5.23 k $\Omega$            |                       | 4   | 10                    | mA    |  |
| I <sub>SHDN</sub>                          | Shutdown Current                              | V <sub>OE</sub> = 0 V                                     |                       |     | 1                     | μΑ    |  |
| $I_{LKG}$                                  | LED Output Leakage                            | V <sub>LED</sub> = 5 V, Outputs Off                       | -1                    |     | 1                     | μΑ    |  |
| R <sub>OE</sub>                            | OE Pull-down Resistance                       |                                                           | 140                   | 190 | 250                   | kΩ    |  |
| V <sub>OE_IH</sub><br>V <sub>OE_IL</sub>   | OE Logic High Level<br>OE Logic Low Level     |                                                           | 1.3                   |     | 0.4                   | V     |  |
| V <sub>PWM_IH</sub><br>V <sub>PWM_IL</sub> | PWMx Logic High Level<br>PWMx Logic Low Level |                                                           | 0.7 x V <sub>DD</sub> |     | 0.3 x V <sub>DD</sub> | V     |  |
| I <sub>IL</sub>                            | Logic Input Leakage Current (PWMx)            | $V_{PWMx} = V_{DD}$ or GND                                | -5                    | 0   | 5                     | μΑ    |  |
| $V_{RSETx}$                                | RSETx Regulated Voltage                       |                                                           | 1.17                  | 1.2 | 1.23                  | V     |  |
| T <sub>SD</sub>                            | Thermal Shutdown                              |                                                           |                       | 150 |                       | °C    |  |
| T <sub>HYS</sub>                           | Thermal Hysteresis                            |                                                           |                       | 20  |                       | °C    |  |
| I <sub>LED</sub> /I <sub>RSET</sub>        | RSET to LED Current Gain Ratio                | 100 mA LED Current                                        |                       | 400 |                       |       |  |
| V <sub>UVLO</sub>                          | Undervoltage Lockout (UVLO)<br>Threshold      |                                                           |                       | 1.8 |                       | V     |  |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

**Table 4. RECOMMENDED TIMING** (Min and Max values are over recommended operating conditions unless specified otherwise. Typical values are at  $V_{DD} = 5.0 \text{ V}$ ,  $T_{AMB} = 25^{\circ}\text{C}$ .)

| Symbol              | Name                                                      | Conditions                | Min | Тур | Max | Units |
|---------------------|-----------------------------------------------------------|---------------------------|-----|-----|-----|-------|
| t <sub>PS</sub>     | Turn-On time, OE rising to I <sub>LED</sub> from Shutdown | I <sub>LED</sub> = 100 mA |     | 1.4 |     | μs    |
| t <sub>P1</sub>     | Turn-On time, OE or PWMx rising to I <sub>LED</sub>       | I <sub>LED</sub> = 100 mA |     | 600 |     | ns    |
| t <sub>P2</sub>     | Turn-Off time, OE or PWMx falling to I <sub>LED</sub>     | I <sub>LED</sub> = 100 mA |     | 300 |     | ns    |
| t <sub>R</sub>      | LED rise time                                             | I <sub>LED</sub> = 100 mA |     | 300 |     | ns    |
| t <sub>F</sub>      | LED fall time                                             | I <sub>LED</sub> = 100 mA |     | 300 |     | ns    |
| t <sub>LO</sub>     | OE low time                                               |                           | 1   |     |     | μs    |
| t <sub>HI</sub>     | OE high time                                              |                           | 5   |     |     | μs    |
| t <sub>PWRDWN</sub> | OE low time to shutdown delay                             |                           |     | 4   | 8   | ms    |



Figure 2. CAT4109/CAV4109 OE Timing

#### **OE** Operation

The Output Enable (OE) pin has two primary functions. When the OE input goes from high to low, all three LED channels are turned off. If OE remains low for longer than t<sub>PWRDWN</sub>, the device enters shutdown mode drawing "zero current" from the supply.

The OE input can be used to adjust the contrast of the RGB LED by applying an external PWM signal. The device has a very fast turn—on time (from OE rising to LED on) allowing "instant on" when dimming LEDs.

When applying PWM signals to the three PWMx inputs and using the OE pin for dimming, the OE PWM frequency should be much lower to preserve the color mixing.

Accurate linear dimming on OE is compatible with PWM frequencies from 100 Hz to 5 kHz for PWM duty cycle down to 1%. PWM frequencies up to 50 kHz can be supported for duty cycles greater than 10%.

When performing a combination of low frequencies and small duty cycles, the device may enter shutdown mode. This has no effect on the dimming accuracy, because the turn—on time  $t_{PS}$  is very short, in the range of 1  $\mu$ s.

To ensure that PWM pulses are recognized, pulse width low time  $t_{\rm LO}$  should be longer than 1  $\mu s$ . The driver enters a "zero current" shutdown mode after a 4 ms delay (typical) when OE is held low.

# **TYPICAL PERFORMANCE CHARACTERISTICS**

(V<sub>IN</sub> = 5 V, V<sub>DD</sub> = 5 V, C1 = 1  $\mu F,\, T_{AMB}$  = 25°C unless otherwise specified.)



8.0 6.0 4.0 0 0 100 200 RSET CURRENT (μA)

Figure 3. Quiescent Current vs. Input Voltage (I<sub>LED</sub> = 0 mA)

Figure 4. Quiescent Current vs. RSET Current





Figure 5. Quiescent Current vs. Input Voltage (I<sub>LED</sub> = 175 mA)

Figure 6. LED Current vs. LED Pin Voltage





Figure 7. LED Current Change vs. Input Voltage

Figure 8. LED Current Change vs. Temperature

# TYPICAL PERFORMANCE CHARACTERISTICS

(V<sub>IN</sub> = 5 V, V<sub>DD</sub> = 5 V, C1 = 1  $\mu$ F, T<sub>AMB</sub> = 25°C unless otherwise specified.)



Figure 9. RSET Pin Voltage vs. Input Voltage

Figure 10. RSET Pin Voltage vs. Temperature



Figure 11. LED Current vs. RSET Resistor

Figure 12. OE Transient Response at 1 kHz



Figure 13. PWMx Transient Response

**Table 5. PIN DESCRIPTIONS** 

| Name  | Pin Number | Function                       |
|-------|------------|--------------------------------|
| PGND  | 1          | Power Ground.                  |
| GND   | 2          | Ground Reference.              |
| PWM3  | 3          | PWM control input for LED3     |
| PWM2  | 4          | PWM control input for LED2     |
| PWM1  | 5          | PWM control input for LED1     |
| RSET3 | 6          | LED current set pin for LED3   |
| RSET2 | 7          | LED current set pin for LED2   |
| RSET1 | 8          | LED current set pin for LED1   |
| LED3  | 9          | LED channel 3 cathode terminal |
| LED2  | 10         | LED channel 2 cathode terminal |
| LED1  | 11         | LED channel 1 cathode terminal |
| NC    | 12         | Not connected inside package   |
| NC    | 13         | Not connected inside package   |
| NC    | 14         | Not connected inside package   |
| OE    | 15         | Output Enable input pin        |
| VDD   | 16         | Device Supply pin              |

#### **Pin Function**

**PGND** is the power ground reference pin for the device. This pin must be connected to the GND pin and to the ground plane on the PCB.

**GND** is the ground reference pin for the entire device. This pin must be connected to the ground plane on the PCB.

**PWM1** to **PWM3** are the control inputs respectively for LED1, LED2 and LED3 channels. When PWMx are low, the associated LED channels are turned off. When PWMx are high, the corresponding channels are turned on, assuming the OE input is also high. PWMx pins can not be left open and must be set either to logic high or low.

**RSET1 to RSET3** are the LED current set inputs. The current pulled out of these pins will be mirrored in the corresponding LED channel with a gain of 400.

**LED1 to LED3** are the LED current sink inputs. These pins are connected to the bottom cathodes of the LED strings.

The current sinks bias the LEDs with a current equal to 400 times the corresponding RSETx pin current. For the LED sink to operate correctly the voltage on the LED pin must be above 0.4 V. Each LED channel can withstand voltages up to 25 V.

**OE** is the output enable input. When high, all LED channels are enabled according to the state of their corresponding PWMx control inputs. When low, all LED channels are turned off. This pin can be used to turn all the LEDs off independently of the state of the PWMx inputs. If the OE stays low for a duration longer than t<sub>PWRDWN</sub>, the device enters shutdown mode.

**VDD** is the positive supply pin voltage for the entire device. A small 1  $\mu F$  bypass ceramic capacitor is recommended between VDD pin and ground near the device.

# **BLOCK Diagram**



Figure 14. CAT4109/CAV4109 Functional Block Diagram

#### **Basic Operation**

The CAT4109/CAV4109 uses 3 independent current sinks to accurately regulate the current in each LED channel to 400 times the current sink from the corresponding RSET pin. Each of the resistors tied to the RSET1, RSET2, RSET3 pins set the current respectively in the LED1, LED2, and LED3 channels. Table 6 shows standard resistor values for RSET and the corresponding LED current.

**Table 6. RSET RESISTOR SETTINGS** 

| LED Current [mA] | RSET [kΩ] |  |
|------------------|-----------|--|
| 20               | 24.9      |  |
| 60               | 8.45      |  |
| 100              | 5.23      |  |
| 175              | 3.01      |  |

Tight current regulation for all channels is possible over a wide range of input and LED voltages due to independent current sensing circuitry on each channel. The LED channels have a low dropout of 0.4 V or less for all current ranges and supply voltages. This helps improve heat dissipation and efficiency.

Upon power-up, an under-voltage lockout circuit sets all outputs to off. Once the VDD supply voltage is greater than the under-voltage lockout threshold, the device channel can be turned on. The on/off state of each channel LED1, LED2 and LED3 is independently controlled respectively by PWM1, PWM2, PWM3. When a PWMx is high, the associated LEDx channel is turned on.

#### **Application Information**

#### **Power Dissipation**

The power dissipation (P<sub>D</sub>) of the CAT4109/CAV4109 can be calculated as follows:

$$\mathsf{P}_\mathsf{D} = \left(\mathsf{V}_\mathsf{DD} \times \mathsf{I}_\mathsf{DD}\right) + \Sigma \!\!\left(\mathsf{V}_\mathsf{LEDN} \times \mathsf{I}_\mathsf{LEDN}\right)$$

where  $V_{LEDN}$  is the voltage at the LED pin, and  $I_{LEDN}$  is the associated LED current. Combinations of high  $V_{LED}$  voltage or high ambient temperature can cause the CAT4109/CAV4109 to enter thermal shutdown. In applications where  $V_{LEDN}$  is high, a resistor can be inserted in series with the LED string to lower  $P_D$ .

Thermal dissipation of the junction heat consists primarily of two paths in series. The first path is the junction to the case  $(\theta_{JC})$  thermal resistance which is defined by the package style, and the second path is the case to ambient  $(\theta_{CA})$  thermal resistance, which is dependent on board layout. The overall junction to ambient  $(\theta_{JA})$  thermal resistance is equal to:

$$\theta_{JA} = \theta_{JC} + \theta_{CA}$$

For a given package style and board layout, the operating junction temperature  $T_J$  is a function of the power dissipation  $P_D$ , and the ambient temperature, resulting in the following equation:

$$T_{J} = T_{AMB} + P_{D} (\theta_{JC} + \theta_{CA}) = T_{AMB} + P_{D} \theta_{JA}$$

When mounted on a double–sided printed circuit board with two square inches of copper allocated for "heat spreading", the resulting  $\theta_{JA}$  is about 74°C/W.

For example, at 60°C ambient temperature, the maximum power dissipation is calculated as follow:

$$P_{Dmax} = \frac{(T_{Jmax} - T_{AMB})}{\theta_{JA}} = \frac{(150 - 60)}{74} = 1.2 \text{ W}$$

#### **Recommended Layout**

Bypass capacitor C1 should be placed as close to the IC as possible. RSET resistors should be directly connected to the GND pin of the device. For better thermal dissipation, multiple via can be used to connect the GND pad to a large ground plane. It is also recommended to use large pads and traces on the PCB wherever possible to spread out the heat. The LEDs for this layout are driven from a separate supply (VLED+), but they can also be driven from the same supply connected to VDD.



Figure 15. Recommended Layout

### PACKAGE DIMENSIONS

SOIC-16, 150 mils CASE 751BG-01 **ISSUE O** 



| SYMBOL | MIN      | NOM  | MAX   |
|--------|----------|------|-------|
| Α      | 1.35     |      | 1.75  |
| A1     | 0.10     |      | 0.25  |
| b      | 0.33     |      | 0.51  |
| С      | 0.19     |      | 0.25  |
| D      | 9.80     | 9.90 | 10.00 |
| Е      | 5.80     | 6.00 | 6.20  |
| E1     | 3.80     | 3.90 | 4.00  |
| е      | 1.27 BSC |      |       |
| h      | 0.25     |      | 0.50  |
| L      | 0.40     |      | 1.27  |
| θ      | 0°       |      | 8°    |

#### **TOP VIEW**





**END VIEW** 

SIDE VIEW

### Notes:

- (1) All dimensions are in millimeters. Angles in degrees.
- (2) Complies with JEDEC MS-012.

ON Semiconductor and in are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center

Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative