

SN75HVD08, SN65HVD08

SLLS550C-NOVEMBER 2002-REVISED JULY 2006

# WIDE SUPPLY RANGE RS-485 TRANSCEIVER

# FEATURES

- Operates With a 3-V to 5.5-V Supply
- Consumes Less Than 90 mW Quiescent
   Power
- Open-Circuit, Short Circuit, and Idle-Bus Failsafe Receiver
- 1/8<sup>th</sup> Unit-Load (up to 256 nodes on the bus)
- Bus-Pin ESD Protection Exceeds 16 kV HBM
- Driver Output Voltage Slew-Rate Limited for Optimum Signal Quality at 10 Mbps
- Electrically Compatible With ANSI TIA/EIA-485 Standard

# **APPLICATIONS**

- Data Transmission With Remote Stations Powered From the Host
- Isolated Multipoint Data Buses
- Industrial Process Control Networks
- Point-of-Sale Networks
- Electric Utility Metering

# DESCRIPTION

The SN65HVD08 combines a 3-state differential line driver and differential line receiver designed for balanced data transmission and interoperation with ANSI TIA/EIA-485-A and ISO-8482E standard-compliant devices.

The wide supply voltage range and low quiescent current requirements allow the SN65HVD08s to operate from a 5-V power bus in the cable with as much as a 2-V line voltage drop. Busing power in the cable can alleviate the need for isolated power to be generated at each connection of a ground-isolated bus.

The driver differential outputs and receiver differential inputs connect internally to form a differential input/output (I/O) bus port that is designed to offer minimum loading to the bus whenever the driver is disabled or not powered. The drivers and receivers have active-high and active-low enables respectively, which can be externally connected together to function as a direction control.



LOGIC DIAGRAM (Positive Logic)





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

# SN75HVD08, SN65HVD08



SLLS550C-NOVEMBER 2002-REVISED JULY 2006



**Power Bus and Return Resistance** 

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ORDERING INFORMATION**

| PART NUMBER | SPECIFIED TEMPERATURE<br>RANGE | PACKAGE | PACKAGE MARKING |
|-------------|--------------------------------|---------|-----------------|
| SN65HVD08D  | -40°C to 85°C                  | SOIC    | VP08            |
| SN65HVD08P  | –40°C to 85°C                  | PDIP    | 65HVD08         |
| SN75HVD08D  | 0°C to 70°C                    | SOIC    | VN08            |
| SN75HVD08P  | 0°C to 70°C                    | PDIP    | 75HVD08         |

# PACKAGE DISSIPATION RATINGS

| PACKAGE  | T <sub>A</sub> ≤ 25°C POWER RATING | DERATING FACTOR ABOVE $T_A = 25^{\circ}C$ | T <sub>A</sub> = 85°C POWER RATING |
|----------|------------------------------------|-------------------------------------------|------------------------------------|
| SOIC (D) | 710 mW                             | 5.7 mW/°C                                 | 369 mW                             |
| PDIP (P) | 1000 mW                            | 8 mW/°C                                   | 520 mW                             |

# **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted<sup>(1)(2)</sup>

|                                 |                                           |               | UNIT                              |  |  |
|---------------------------------|-------------------------------------------|---------------|-----------------------------------|--|--|
| Supply voltage, V <sub>CC</sub> |                                           |               | -0.3 V to 6 V                     |  |  |
| Voltage range at A or B         | oltage range at A or B                    |               |                                   |  |  |
| Input voltage range at D, I     | DE, R or RE                               |               | -0.5 V to V <sub>CC</sub> + 0.5 V |  |  |
| Voltage input range, trans      | ient pulse, A and B, through 100 $\Omega$ |               | -25 V to 25 V                     |  |  |
| Receiver ouput current, IC      |                                           |               | -11 mA to 11 mA                   |  |  |
|                                 | Liuman Bady Madel (3)                     | A, B, and GND | 16 kV                             |  |  |
| Electrostatic discharge         | Human Body Model <sup>(3)</sup>           | All pins      | 4 kV                              |  |  |
|                                 | Charged-Device Model <sup>(4)</sup>       | 1 kV          |                                   |  |  |
| Continuous total power dis      | ssipation                                 |               | See Dissipation Rating Table      |  |  |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.

(3) Tested in accordance with JEDEC Standard 22, Test Method A114-A.

(4) Tested in accordance with JEDEC Standard 22, Test Method C101.

# **RECOMMENDED OPERATING CONDITIONS**

|                                             |                                                          | MIN  | NOM | MAX      | UNIT |
|---------------------------------------------|----------------------------------------------------------|------|-----|----------|------|
| Supply voltage, V <sub>CC</sub>             |                                                          | 3    |     | 5.5      | V    |
| Input voltage at any bus terminal (s        | eparately or common mode), V <sub>I</sub> <sup>(1)</sup> | -7   |     | 12       | V    |
| High-level input voltage, $V_{IH}$          | Driver, driver enable, and receiver enable inputs        | 2.25 |     | $V_{CC}$ | V    |
| Low-level input voltage, $V_{IL}$           | Driver, driver enable, and receiver enable inputs        | 0    |     | 0.8      | v    |
| Differential input voltage, V <sub>ID</sub> | -12                                                      |      | 12  |          |      |
| High-level output current, I <sub>OH</sub>  | Driver                                                   | -60  |     |          | mA   |
| nigh-level output current, i <sub>OH</sub>  | Receiver                                                 | -8   |     |          | ША   |
|                                             | Driver                                                   |      |     | 60       | mA   |
| Low-level output current, I <sub>OL</sub>   | Receiver                                                 |      |     | 8        | ША   |
| Operating free air temperature              | SN75HVD08                                                | 0    |     | 70       | °C   |
| Operating free-air temperature, $T_A$       | SN65HVD08                                                | -40  |     | 85       | Ĵ    |

(1) The algebraic convention, in which the least positive (most negative) limit is designated as minimum is used in this data sheet.

### **ELECTRICAL CHARACTERISTICS**

over recommended operating conditions unless otherwise noted

| PARAMETER           |                                                                                   | TEST CONDITIONS                                                           | MIN  | TYP | MAX             | UNIT |  |
|---------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------|------|-----|-----------------|------|--|
| V <sub>OD</sub>     | Driver differential output voltage magnitude                                      | R <sub>L</sub> = 60 Ω, 375 Ω on each output to -7 V to 12 V, See Figure 1 | 1.5  |     | V <sub>CC</sub> | V    |  |
| $\Delta  V_{OD} $   | Change in magnitude of driver differential output voltage                         | R <sub>L</sub> = 54 Ω                                                     | -0.2 |     | 0.2             | V    |  |
| V <sub>OC(PP)</sub> | Peak-to-peak driver common-mode output voltage                                    | Center of two 27- $\Omega$ load resistors, See Figure 2                   |      | 0.5 |                 | V    |  |
| V <sub>IT+</sub>    | Positive-going receiver differential input voltage threshold                      |                                                                           |      |     | -10             | mV   |  |
| V <sub>IT-</sub>    | Negative-going receiver differential input voltage threshold                      |                                                                           | -200 |     |                 | mV   |  |
| V <sub>hys</sub>    | Receiver differential input voltage threshold hysteresis( $V_{IT+}$ - $V_{IT-}$ ) |                                                                           |      | 35  |                 | mV   |  |
| V <sub>OH</sub>     | Receiver high-level output voltage                                                | I <sub>OH</sub> = -8 mA                                                   | 2.4  |     |                 | V    |  |
| V <sub>OL</sub>     | Receiver low-level output voltage                                                 | I <sub>OL</sub> = 8 mA                                                    |      |     | 0.4             | V    |  |
| I <sub>IH</sub>     | Driver input, driver enable, and receiver<br>enable high-level input current      |                                                                           | -100 |     | 100             | μA   |  |
| I <sub>IL</sub>     | Driver input, driver enable, and receiver enable low-level input current          |                                                                           | -100 |     | 100             | μA   |  |
| I <sub>OS</sub>     | Driver short-circuit output current                                               | 7 V < V <sub>O</sub> < 12 V                                               | -265 |     | 265             | mA   |  |
|                     |                                                                                   | V <sub>I</sub> = 12 V                                                     |      |     | 130             |      |  |
|                     | Due input current (dischlad driver)                                               | V <sub>1</sub> = -7 V                                                     | -100 |     |                 |      |  |
| I <sub>I</sub>      | Bus input current (disabled driver)                                               | V <sub>I</sub> = 12 V, V <sub>CC</sub> = 0 V                              |      |     | 130             | μA   |  |
|                     |                                                                                   | V <sub>I</sub> = -7 V. V <sub>CC</sub> = 0 V                              | -100 |     |                 |      |  |
|                     |                                                                                   | Receiver enabled, driver disabled, no load                                |      |     | 10              |      |  |
| I <sub>CC</sub>     | Supply current                                                                    | Driver enabled, receiver disabled, no load                                |      |     | 16              | mA   |  |
|                     |                                                                                   | Both disabled                                                             |      |     | 5               | μA   |  |
|                     |                                                                                   | Both enabled, no load                                                     |      |     | 16              | mA   |  |

### **DRIVER SWITCHING CHARACTERISTICS**

over recommended operating conditions unless otherwise noted

| PARAMETER          |                                                                             | TEST CONDITIONS                              | MIN | TYP | MAX | UNIT |
|--------------------|-----------------------------------------------------------------------------|----------------------------------------------|-----|-----|-----|------|
| t <sub>PHL</sub>   | Driver high-to-low propagation delay time                                   |                                              | 18  |     | 40  |      |
| t <sub>PLH</sub>   | Driver low-to-high propagation delay time                                   |                                              | 18  |     | 40  |      |
| t <sub>r</sub>     | Driver 10%-to-90% differential output rise time                             | $R_L = 54 \Omega, C_L = 50 pF, See Figure 3$ | 10  |     | 55  | ns   |
| t <sub>f</sub>     | Driver 90%-to-10% differential output fall time                             |                                              | 10  |     | 55  |      |
| t <sub>SK(P)</sub> | Driver differential output pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub> |                                              |     |     | 2.5 |      |
|                    |                                                                             | Receiver enabled, See Figures 4 and 5        |     |     | 55  | ns   |
| τ <sub>en</sub>    | Driver enable time                                                          | Receiver disabled, See Figures 4 and 5       |     |     | 6   | μs   |
| t <sub>dis</sub>   | Driver disable time                                                         | Receiver enabled, See Figures 4 and 5        |     |     | 90  | ns   |

# **RECEIVER SWITCHING CHARACTERISTICS**

over recommended operating conditions unless otherwise noted

| PARA               | <b>NETER</b>                                                                  | TEST CONDITIONS                      | MIN | TYP | MAX    | UNIT |
|--------------------|-------------------------------------------------------------------------------|--------------------------------------|-----|-----|--------|------|
| t <sub>PHL</sub>   | Receiver high-to-low propagation delay time                                   |                                      |     |     | 70     |      |
| t <sub>PLH</sub>   | Receiver low-to-high propagation delay time                                   |                                      |     |     | 70     |      |
| t <sub>r</sub>     | Receiver 10%-to-90% differential output rise time                             | $C_L = 15 \text{ pF}$ , See Figure 6 |     |     | 5<br>5 | ns   |
| t <sub>f</sub>     | Receiver 90%-to-10% differential output fall time                             |                                      |     |     |        |      |
| t <sub>SK(P)</sub> | Receiver differential output pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub> |                                      |     |     | 4.5    |      |
|                    | Receiver enable time                                                          | Driver enabled, See Figure 7         |     |     | 15     | ns   |
| t <sub>en</sub>    | Receiver enable time                                                          | Driver disabled, See Figure 8        |     |     | 6      | μs   |
| t <sub>dis</sub>   | Receiver disable time                                                         | Driver enabled, See Figure 7         |     |     | 20     | ns   |

### PARAMETER MEASUREMENT INFORMATION



Figure 1. Driver  $V_{\text{OD}}$  With Common-Mode Loading Test Circuit



Input: PRR = 500 kHz, 50% Duty Cycle, $t_f$ <6ns,  $t_f$ <6ns,  $Z_0$  = 50  $\Omega$ 

Figure 2. Test Circuit and Definitions for the Driver Common-Mode Output Voltage

# PARAMETER MEASUREMENT INFORMATION (continued)



Generator: PRR = 500 kHz, 50% Duty Cycle, t<sub>r</sub> <6 ns, t<sub>f</sub> <6 ns, Z<sub>o</sub> = 50  $\Omega$ 

#### Figure 3. Driver Switching Test Circuit and Voltage Waveforms



Generator: PRR = 500 kHz, 50% Duty Cycle, t<sub>r</sub> <6 ns, t<sub>f</sub> <6 ns, Z<sub>o</sub> = 50  $\Omega$ 

#### Figure 4. Driver High-Level Enable and Disable Time Test Circuit and Voltage Waveforms



Generator: PRR = 500 kHz, 50% Duty Cycle,  $t_r$  <6 ns,  $t_f$  <6 ns,  $Z_o$  = 50  $\Omega$ 

#### Figure 5. Driver Low-Level Output Enable and Disable Time Test Circuit and Voltage Waveforms

### PARAMETER MEASUREMENT INFORMATION (continued)



Generator: PRR = 500 kHz, 50% Duty Cycle, t\_r <6 ns, t\_f <6 ns, Z\_o = 50  $\Omega$ 



Figure 6. Receiver Switching Test Circuit and Voltage Waveforms



Generator: PRR = 500 kHz, 50% Duty Cycle, t<sub>r</sub> <6 ns, t<sub>f</sub> <6 ns, Z<sub>o</sub> = 50  $\Omega$ 



Figure 7. Receiver Enable and Disable Time Test Circuit and Voltage Waveforms With Drivers Enabled

# PARAMETER MEASUREMENT INFORMATION (continued)



Generator: PRR = 100 kHz, 50% Duty Cycle, t\_r <6 ns, t\_f <6 ns, Z\_o = 50  $\Omega$ 





### **DEVICE INFORMATION**

| Function Tables<br>DRIVER |        |     |      |  |  |  |  |  |  |  |
|---------------------------|--------|-----|------|--|--|--|--|--|--|--|
| INPUT                     | ENABLE | OUT | PUTS |  |  |  |  |  |  |  |
| D                         | DE     | Α   | в    |  |  |  |  |  |  |  |
| Н                         | Н      | Н   | L    |  |  |  |  |  |  |  |
| L                         | Н      | L   | н    |  |  |  |  |  |  |  |
| Х                         | L      | Z   | Z    |  |  |  |  |  |  |  |
| Open                      | н      | Н   | L    |  |  |  |  |  |  |  |

#### RECEIVER

| DIFFERENTIAL INPUTS                                | ENABLE <sup>(1)</sup> | OUTPUT <sup>(1)</sup> |
|----------------------------------------------------|-----------------------|-----------------------|
| $V_{ID} = V_A - V_B$                               | RE                    | R                     |
| $V_{ID} \le -0.2 V$<br>-0.2 V < $V_{ID} < -0.01 V$ | L                     | L<br>2                |
| $-0.01 \text{ V} \leq \text{V}_{\text{ID}}$        | Ē                     | H                     |
| X<br>Open Circuit<br>Short Circuit                 |                       | L<br>H<br>H           |

H = high level; L = low level; Z = high impedance; X = irrelevant;
 ? = indeterminate





# EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS



Figure 12.

Figure 11.







The time  $t_{pZL}(x)$  is the measure from DE to  $V_{OD}(x)$ .  $V_{OD}$  is valid when it is greater than 1.5 V.

# **APPLICATION INFORMATION**

As electrical loads are physically distanced from their power source, the effects of supply and return line impedance and the resultant voltage drop must be accounted. If the supply regulation at the load cannot be maintained to the circuit requirements, it forces the use of remote sensing, additional regulation at the load, bigger or shorter cables, or a combination of these. The SN65HVD08 eases this problem by relaxing the supply requirements to allow for more variation in the supply voltage over typical RS-485 transceivers.

# SUPPLY SOURCE IMPEDANCE

In the steady state, the voltage drop from the source to the load is simply the wire resistance times the load current as modeled in Figure 15.



Figure 15. Steady-State Circuit Model

For example, if you were to provide 5-V  $\pm$ 5% supply power to a remote circuit with a maximum load requirement of 0.1 A (one SN65HVD08), the voltage at the load would fall below the 4.5-V minimum of most 5-V circuits with as little as 5.8 m of 28-GA conductors. Table 1 summarizes wire resistance and the length for 4.5 V and 3 V at the load with 0.1 A of load current. The maximum lengths would scale linearly for higher or lower load currents.

 Table 1. Maximum Cable Lengths for Minimum

 Load Voltages at 0.1 A Load

|              | -          |                          |                        |
|--------------|------------|--------------------------|------------------------|
| WIRE<br>SIZE | RESISTANCE | 4.5 V LENGTH<br>AT 0.1 A | 3-v LENGTH<br>AT 0.1 A |
| 28 Gage      | 0.213 Ω/m  | 5.8 m                    | 41.1 m                 |
| 24 Gage      | 0.079 Ω/m  | 15.8 m                   | 110.7 m                |
| 22 Gage      | 0.054 Ω/m  | 23.1 m                   | 162.0 m                |
| 20 Gage      | 0.034 Ω/m  | 36.8 m                   | 257.3 m                |
| 18 Gage      | 0.021 Ω/m  | 59.5 m                   | 416.7 m                |

Under dynamic load requirements, the distributed inductance and capacitance of the power lines may

not be ignored and decoupling capacitance at the load is required. The amount depends upon the magnitude and frequency of the load current change but, if only powering the SN65HVD08, a 0.1  $\mu$ F ceramic capacitor is usually sufficient.

# **OPTO-ISOLATED DATA BUSES**

Long RS-485 circuits can create large ground loops and pick up common-mode noise voltages in excess of the range tolerated by standard RS-485 circuits. A common remedy is to provide galvanic isolation of the data circuit from earth or local grounds.

Transformers, capacitors, or phototransistors most often provide isolation of the bus and the local node. Transformers and capacitors require changing signals to transfer the information over the isolation barrier and phototransistors (opto-isolators) can pass steady-state signals. Each of these methods incurs additional costs and complexity, the former in clock encoding and decoding of the data stream and the latter in requiring an isolated power supply.

Quite often, the cost of isolated power is repeated at each node connected to the bus as shown in Figure 16. The possibly lower-cost solution is to generate this supply once within the system and then distribute it along with the data line(s) as shown in Figure 17.



Figure 16. Isolated Power at Each Node





Figure 17. Distribution of Isolated Power

The features of the SN65HVD08 are particularly good for the application of Figure 17. Due to added supply source impedance, the low quiescent current requirements and wide supply voltage tolerance allow for the poorer load regulation.

### AN OPTO ALTERNATIVE

Figure 18 shows a typical circuit.

The ISO150 is a two-channel, galvanically isolated data coupler capable of data rates of 80 Mbps. Each channel can be individually programmed to transmit data in either direction.

Data is transmitted across the isolation barrier by coupling complementary pulses through high-voltage 0.4-pF capacitors. Receiver circuitry restores the pulses to standard logic levels. Differential signal transmission rejects isolation-mode voltage transients up to 1.6 kV/ms.

ISO150 avoids the problems commonly associated with opto-couplers. Optically-isolated couplers require high current pulses and allowance must be made for LED aging. The ISO150's Bi-CMOS circuitry operates at 25 mW per channel with supply voltage range matching that of the SN65HVD08 of 3 V to 5.5 V.



Figure 18. Isolated RS-485 Interface



10-Jun-2014

# PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | •    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| SN65HVD08D       | ACTIVE | SOIC         | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | VP08           | Samples |
| SN65HVD08DG4     | ACTIVE | SOIC         | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | VP08           | Samples |
| SN65HVD08DR      | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | VP08           | Samples |
| SN65HVD08DRG4    | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | VP08           | Samples |
| SN65HVD08P       | ACTIVE | PDIP         | Ρ       | 8    | 50   | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -40 to 85    | 65HVD08        | Samples |
| SN65HVD08PE4     | ACTIVE | PDIP         | Ρ       | 8    | 50   | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -40 to 85    | 65HVD08        | Samples |
| SN75HVD08D       | ACTIVE | SOIC         | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | VN08           | Samples |
| SN75HVD08DG4     | ACTIVE | SOIC         | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | VN08           | Samples |
| SN75HVD08DR      | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | VN08           | Samples |
| SN75HVD08DRG4    | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | VN08           | Samples |
| SN75HVD08P       | ACTIVE | PDIP         | Ρ       | 8    | 50   | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | 75HVD08        | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.



# PACKAGE OPTION ADDENDUM

10-Jun-2014

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |      |                    |   |      |                          |                          |         |         |         |            |           |                  |
|-----------------------------|------|--------------------|---|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| Device                      | -    | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN65HVD08DR                 | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4     | 5.2     | 2.1     | 8.0        | 12.0      | Q1               |
| SN75HVD08DR                 | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4     | 5.2     | 2.1     | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

19-Mar-2008



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65HVD08DR | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| SN75HVD08DR | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |

P(R-PDIP-T8)

PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                                 | Applications                  |                                   |  |  |
|------------------------------|---------------------------------|-------------------------------|-----------------------------------|--|--|
| Audio                        | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |  |  |
| Amplifiers                   | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |  |  |
| Data Converters              | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |  |  |
| DLP® Products                | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |  |  |
| DSP                          | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |  |  |
| Clocks and Timers            | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |  |  |
| Interface                    | interface.ti.com                | Medical                       | www.ti.com/medical                |  |  |
| Logic                        | logic.ti.com                    | Security                      | www.ti.com/security               |  |  |
| Power Mgmt                   | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |  |  |
| Microcontrollers             | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |  |  |
| RFID                         | www.ti-rfid.com                 |                               |                                   |  |  |
| OMAP Applications Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |  |  |
| Wireless Connectivity        | www.ti.com/wirelessconnectivity |                               |                                   |  |  |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2014, Texas Instruments Incorporated