TMUX1308-Q1, TMUX1309-Q1 SCDS414F - DECEMBER 2019 - REVISED JULY 2023 # TMUX13xx-Q1 Automotive 5-V, Bidirectional 8:1, 1-Channel and 4:1, 2-Channel **Multiplexers with Injection Current Control** #### 1 Features - AEC-Q100 Qualified for Automotive Applications - Device Temperature Grade 1: –40°C to 125°C Ambient Operating Temperature - Injection current control - **Back-powering protection** - No ESD diode path to V<sub>DD</sub> - Wide supply range: 1.62 V to 5.5 V - Low capacitance - Bidirectional signal path - Rail-to-rail operation - 1.8 V logic compatible - Fail-safe logic - Break-before-make switching - **Short-to-Battery Protection** - Functional Safety-Capable - Documentation Available to Aid Functional Safety System Design - TMUX1308-Q1 pin compatible with: - Industry standard 4051 and 4851 multiplexers - TMUX1309-Q1 pin compatible with: - Industry standard 4052 and 4852 multiplexers ## 2 Applications - Analog and digital multiplexing and demultiplexing - Diagnostics and monitoring - **Zonal Architecture** - Body control modules - Battery management systems (BMS) - **HVAC** control module - Automotive head unit - **Telematics** - On-board (OBC) and wireless charging ## TMUX1308-Q1 and TMUX1309-Q1 Block Diagram ## 3 Description The TMUX1308-Q1 and TMUX1309-Q1 are general purpose complementary metal-oxide semiconductor (CMOS) multiplexers (MUX). The TMUX1308-Q1 is an 8:1, 1-channel (single-ended) mux, while the TMUX1309-Q1 is a 4:1, 2-channel (differential) mux. The devices support bidirectional analog and digital signals on the source (Sx) and drain (Dx) pins ranging from GND to $V_{DD}$ . The TMUX13xx-Q1 devices have an internal injection current control feature which eliminates the need for external diode and resistor networks typically used to protect the switch and keep the input signals within the supply voltage. The internal injection current control circuitry allows signals on disabled signal paths to exceed the supply voltage without affecting the signal of the enabled signal path. Additionally, the TMUX13xx-Q1 devices do not have an internal diode path to the supply pin, which eliminates the risk of damaging components connected to the supply pin or providing unintended power to the supply rail. All logic inputs have 1.8 V logic compatible thresholds, ensuring both TTL and CMOS logic compatibility when operating with a valid supply voltage. Fail-Safe Logic circuitry allows voltages on the control pins to be applied before the supply pin, protecting the device from potential damage. #### **Device Information** | PART<br>NUMBER | CONFIGURATION <sup>(1)</sup> | PACKAGE <sup>(2)</sup> | BODY SIZE (NOM)(3) | | | |----------------------------|------------------------------|--------------------------|--------------------|--|--| | | PW (TSSOP, 16) | 5 mm × 4.4 mm | | | | | TMUX1308-Q1<br>TMUX1309-Q1 | | DYY (SOT-23-THIN,<br>16) | 4.2 mm × 2 mm | | | | | | BQB (WQFN, 16) | 3.5 mm × 2.5 mm | | | - See the Device Comparison Table. (1) - For all available packages, see the package option (2) addendum at the end of the data sheet. - The body size (length × width) is a nominal value and does not include pins. ## **Table of Contents** | 1 Features1 | 8.8 Off Isolation | .20 | |--------------------------------------------------|------------------------------------------------------|------| | 2 Applications 1 | 8.9 Crosstalk | | | 3 Description1 | 8.10 Bandwidth | 21 | | 4 Revision History2 | 8.11 Injection Current Control | 22 | | 5 Device Comparison Table4 | 9 Detailed Description | | | 6 Pin Configuration and Functions4 | 9.1 Overview | | | 7 Specifications 8 | 9.2 Functional Block Diagram | .23 | | 7.1 Absolute Maximum Ratings8 | 9.3 Feature Description | .23 | | 7.2 ESD Ratings 8 | 9.4 Device Functional Modes | .27 | | 7.3 Recommended Operating Conditions8 | 9.5 Truth Tables | 27 | | 7.4 Thermal Information: TMUX1308-Q19 | 10 Application and Implementation | . 29 | | 7.5 Thermal Information: TMUX1309-Q19 | 10.1 Application Information | 29 | | 7.6 Electrical Characteristics10 | 10.2 Typical Application | . 29 | | 7.7 Logic and Dynamic Characteristics11 | 10.3 Power Supply Recommendations | .33 | | 7.8 Timing Characteristics12 | 10.4 Layout | . 34 | | 7.9 Injection Current Coupling13 | 11 Device and Documentation Support | .36 | | 7.10 Typical Characteristics14 | 11.1 Documentation Support | 36 | | 8 Parameter Measurement Information17 | 11.2 Receiving Notification of Documentation Updates | . 36 | | 8.1 On-Resistance17 | 11.3 Support Resources | 36 | | 8.2 Off-Leakage Current17 | 11.4 Trademarks | . 36 | | 8.3 On-Leakage Current18 | 11.5 Electrostatic Discharge Caution | . 36 | | 8.4 Transition Time18 | 11.6 Glossary | | | 8.5 Break-Before-Make19 | 12 Mechanical, Packaging, and Orderable | | | 8.6 t <sub>ON(EN)</sub> and t <sub>OFF(EN)</sub> | Information | . 36 | | 8.7 Charge Injection20 | | | | | | | ## **4 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | C | hanges from Revision E (September 2022) to Revision F (July 2023) | Page | |---|------------------------------------------------------------------------------------------------|----------| | • | Added short-to-battery protection to the Features section | 1 | | • | Added zonal architecture to the Applications section | 1 | | • | Updated the Device Information table to include channel count | | | • | Added the Short To Battery Protection section | 31 | | C | changes from Revision D (November 2020) to Revision E (September 2022) | Page | | • | Updated the Injection Current Control section | 24 | | C | changes from Revision C (August 2020) to Revision D (November 2020) | Page | | • | Changed the status of the TMUX1309 device from preview to production | 1 | | • | Changed ΔR <sub>ON</sub> test condition to V <sub>DD</sub> / 2 | 10 | | • | Changed max ΔR <sub>ON</sub> spec limit for 1.8 V and 2.5 V supply | 10 | | C | changes from Revision B (July 2020) to Revision C (August 2020) | Page | | • | Updated the numbering format for tables, figures, and cross-references throughout the document | 1 | | • | Added the Typical Characteristics | 14 | | C | changes from Revision A (June 2020) to Revision B (July 2020) | Page | | • | Added thermal information for TMUX1309-Q1 | <u>S</u> | | | | | # Changes from Revision \* (December 2019) to Revision A (June 2020) Page ## **5 Device Comparison Table** | PRODUCT | DESCRIPTION | |-------------|------------------------------------------| | TMUX1308-Q1 | 8:1, 1-channel, single-ended multiplexer | | TMUX1309-Q1 | 4:1, 2-channel, differential multiplexer | ## **6 Pin Configuration and Functions** Figure 6-1. TMUX1308-Q1: PW Package, 16-Pin TSSOP (Top View) Figure 6-2. TMUX1308-Q1: DYY Package, 16-Pin SOT-23-THIN (Top View) Figure 6-3. TMUX1308-Q1: BQB Package, 16-Pin WQFN (Top View) ## Table 6-1. Pin Functions TMUX1308-Q1 | ı | PIN | TYPE(1) | DESCRIPTION <sup>(2)</sup> | | | | | | |-------------|----------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | NAME | NO. | ITPE(') | DESCRIPTION. | | | | | | | S4 | 1 | I/O | Source pin 4. Signal path can be an input or output. | | | | | | | S6 | 2 | I/O | Source pin 6. Signal path can be an input or output. | | | | | | | D | 3 | I/O | Drain pin (common). Signal path can be an input or output. | | | | | | | S7 | 4 | I/O | Source pin 7. Signal path can be an input or output. | | | | | | | S5 | 5 | I/O | Source pin 5. Signal path can be an input or output. | | | | | | | EN | <u> 6</u> I | | Active low logic input. When this pin is high, all switches are turned off. When this pin is low, the A address inputs determine which switch is turned on as listed in Table 9-1. | | | | | | | N.C. | N.C. 7 Not Connected | | Not internally connected. | | | | | | | GND | GND 8 P | | Ground (0 V) reference | | | | | | | A2 | 9 | I | Address line 2. Controls the switch configuration as listed in Table 9-1. | | | | | | | A1 | 10 | I | Address line 1. Controls the switch configuration as listed in Table 9-1. | | | | | | | A0 | 11 | I | Address line 0. Controls the switch configuration as listed in Table 9-1. | | | | | | | S3 | 12 | I/O | Source pin 3. Signal path can be an input or output. | | | | | | | S0 | 13 | I/O | Source pin 0. Signal path can be an input or output. | | | | | | | S1 | 14 | I/O | Source pin 1. Signal path can be an input or output. | | | | | | | S2 | 15 | I/O | Source pin 2. Signal path can be an input or output. | | | | | | | VDD | VDD 16 P | | Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1 μF to 10 μF between V <sub>DD</sub> and GND. | | | | | | | Thermal pad | ı | _ | Exposed thermal pad with conductive die attached. No requirement to solder this pad. If connected, then it should be left floating or tied to GND. | | | | | | - (1) I = input, O = output, I/O = input and output, P = power. (2) For what to do with unused pins, refer to Section 9.4. Figure 6-4. TMUX1309-Q1: PW Package, 16-Pin TSSOP (Top View) Figure 6-5. TMUX1309-Q1: DYY Package, 16-Pin SOT-23-THIN (Top View) Figure 6-6. TMUX1309-Q1: BQB Package, 16-Pin WQFN (Top View) ### Table 6-2. Pin Functions TMUX1309-Q1 | F | PIN | TYPE <sup>(1)</sup> | DESCRIPTION <sup>(2)</sup> | | | | | | |-------------|----------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | NAME | NO. | ITPE | DESCRIPTION(-) | | | | | | | S0B | 1 | I/O | Source pin 0 of mux B. Can be an input or output. | | | | | | | S2B | 2 | I/O | Source pin 2 of mux B. Can be an input or output. | | | | | | | DB | 3 | I/O | Drain pin (Common) of mux B. Can be an input or output. | | | | | | | S3B | 4 | I/O | Source pin 3 of mux B. Can be an input or output. | | | | | | | S1B | 5 | I/O | Source pin 1 of mux B. Can be an input or output. | | | | | | | EN | | | Active low logic input. When this pin is high, all switches are turned off. When this pin is low, the A[1 address inputs determine which switch is turned on. | | | | | | | N.C. | N.C. 7 Not Connected | | Not internally connected. | | | | | | | GND 8 P | | Р | Ground (0 V) reference | | | | | | | A1 | 9 | I | Address line 1. Controls the switch configuration as listed in Table 9-2. | | | | | | | A0 | 10 | I | Address line 0. Controls the switch configuration as listed in Table 9-2. | | | | | | | S3A | 11 | I/O | Source pin 3 of mux A. Can be an input or output. | | | | | | | S0A | 12 | I/O | Source pin 0 of mux A. Can be an input or output. | | | | | | | DA | 13 | I/O | Drain pin (Common) of mux A. Can be an input or output. | | | | | | | S1A | 14 | I/O | Source pin 1 of mux A. Can be an input or output. | | | | | | | S2A | 15 | I/O | Source pin 2 of mux A. Can be an input or output. | | | | | | | VDD | VDD 16 P | | Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F between V <sub>DD</sub> and GND. | | | | | | | Thermal pad | | _ | Exposed thermal pad with conductive die attached. No requirement to solder this pad. If connected, then it should be left floating or tied to GND. | | | | | | - (1) I = input, O = output, I/O = input and output, P = power. (2) For what to do with unused pins, refer to Section 9.4. ## 7 Specifications ## 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) (2) (3) | | | MIN | MAX | UNIT | |-----------------------------------------|----------------------------------------------------------------|------|----------------------|------| | V <sub>DD</sub> | Supply voltage | -0.5 | 6 | | | V <sub>SEL</sub> or V <sub>EN</sub> | Logic control input pin voltage (EN, A0, A1, A2) | -0.5 | 6 | V | | V <sub>S</sub> or V <sub>D</sub> | Source or drain voltage (Sx, D) | -0.5 | V <sub>DD</sub> +1.0 | | | I <sub>SEL</sub> or I <sub>EN</sub> | Logic control input pin current (EN, A0, A1, A2) | -30 | 30 | | | Is or I <sub>D (CONT)</sub> | Continuous current through switch (Sx, D pins) –40°C to +85°C | -50 | 50 | mA | | I <sub>S</sub> or I <sub>D (CONT)</sub> | Continuous current through switch (Sx, D pins) -40°C to +125°C | -25 | 25 | IIIA | | I <sub>GND</sub> | Continuous current through GND | -100 | 100 | | | P <sub>tot</sub> | Total power dissipation <sup>(4)</sup> | | 500 | mW | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | | $T_{\rm J}$ | Junction temperature | | 150 | C | - (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum. - (3) All voltages are with respect to ground, unless otherwise specified. - (4) For TSSOP package: P<sub>tot</sub> derates linearily above T<sub>A</sub> = 80°C by 7.2mW/°C. For SOT-23-THIN package: P<sub>tot</sub> derates linearily above T<sub>A</sub> = 66°C by 6mW/°C. For BQB package: P<sub>tot</sub> derates linearily above T<sub>A</sub> = 102°C by 10.6mW/°C. #### 7.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------|----------|-------|------| | V | Electrostatic discharge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | All pins | ±2000 | V | | V <sub>(ESD)</sub> | Lieurostatio discilarge | Charged device model (CDM), per AEC Q100-011 | All pins | | V | (1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ## 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |-----------------------------------------|-----------------------------------------------------------------------------------------------------------|------|----------|------| | V <sub>DD</sub> | Supply voltage | 1.62 | 5.5 | V | | V <sub>S</sub> or V <sub>D</sub> | Signal path input/output voltage (source or drain pin) (Sx, D) | 0 | $V_{DD}$ | V | | V <sub>SEL</sub> or V <sub>EN</sub> | Logic control input pin voltage (EN, A0, A1, A2) | 0 | 5.5 | V | | I <sub>S</sub> or I <sub>D (CONT)</sub> | Continuous current through switch (Sx, D pins) –40°C to +85°C | -50 | 50 | mA | | I <sub>S</sub> or I <sub>D (CONT)</sub> | Continuous current through switch (Sx, D pins) –40°C to +125°C | -25 | 25 | mA | | I <sub>OK</sub> | Current per input into source or drain pins when singal voltage exceeds recommended operating voltage (1) | -50 | 50 | mA | | I <sub>INJ</sub> | Injected current into single off switch input | -50 | 50 | mA | | I <sub>INJ_ALL</sub> | Total injected current into all off switch inputs combined | -100 | 100 | mA | | T <sub>A</sub> | Ambient temperature | -40 | 125 | °C | If source or drain voltage exceeds VDD, or goes below GND, the pin will be shunted to GND through an internal FET, the current must be limited within the specified value. If V<sub>signal</sub> > V<sub>DD</sub> or if V<sub>signal</sub> < GND.</li> ### 7.4 Thermal Information: TMUX1308-Q1 | | | | TMUX1308-Q1 | | | |-----------------------|----------------------------------------------|------------|-------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | PW (TSSOP) | DYY (SOT) | BQB (WQFN) | UNIT | | | | PINS | PINS | PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 139.6 | 167.1 | 94.8 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 77.2 | 106.3 | 92.6 | °C/W | | R <sub>θJB</sub> | Junction-to-board thermal resistance | 84.2 | 90.0 | 64.5 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 26.5 | 17.2 | 13.3 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 83.8 | 90.0 | 64.4 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | N/A | 42.7 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 7.5 Thermal Information: TMUX1309-Q1 | | | | TMUX1309-Q1 | | | |------------------------|----------------------------------------------|------------|-------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | PW (TSSOP) | DYY (SOT) | BQB (WQFN) | UNIT | | | | PINS | PINS | PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 139.6 | 172.4 | 94.8 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 77.2 | 107.0 | 92.6 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 84.2 | 96.1 | 64.5 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 26.5 | 19.7 | 13.3 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 83.8 | 95.9 | 64.4 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | N/A | 42.7 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 7.6 Electrical Characteristics At specified $V_{DD}\,\pm10\%$ Typical values measured at nominal V<sub>DD</sub> | | | | | | | Operat | ing free | -air temp | eratur | e (T <sub>A</sub> ) | | | | |---------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------|-----------------|-------|-----|--------|----------|-----------|--------|---------------------|---------|------|----------| | PARAMETER | | TEST CONDITIONS | V <sub>DD</sub> | 25 | 5°C | | –40° | °C to 85° | С | -40° | C to 12 | 5°C | UNI | | | | | | MIN 7 | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | ANALO | G SWITCH | | | | | | | | | | | | • | | | | | 1.8 V | | 650 | 1500 | | | 1700 | | | 1700 | | | _ | On-state | $V_S = 0 V \text{ to } V_{DD}$ | 2.5 V | | 230 | 600 | | | 670 | | | 670 | | | $R_{ON}$ | switch resistance | I <sub>SD</sub> = 0.5 mA | 3.3 V | | 120 | 330 | | | 350 | | | 370 | Ω | | | | | 5 V | | 75 | 195 | | | 220 | | | 270 | | | On-state | | 1.8 V | | 10 | 38 | | | 45 | | | 45 | | | | | switch<br>resistance<br>RON matching | \\\ -\\\\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ | 2.5 V | | 3 | 20 | | | 22 | | | 22 | | | $\Delta_{RON}$ | | $V_S = V_{DD} / 2$<br>$I_{SD} = 0.5 \text{ mA}$ | 3.3 V | | 2 | 8 | | | 11 | | | 15 | Ω | | | between inputs | | 5 V | | 1 | 7 | - | | 10 | | | 14 | | | | | | 1.8 V | | ±1 | | -25 | | 25 | -800 | | 800 | | | | Source off- | Switch Off | 2.5 V | | ±1 | | -25 | | 25 | -800 | | 800 | | | I <sub>S(OFF)</sub> | state leakage current | $V_D = 0.8 \times V_{DD} / 0.2 \times V_{DD}$<br>$V_S = 0.2 \times V_{DD} / 0.8 \times V_{DD}$ | 3.3 V | | ±1 | | -25 | | 25 | -800 | | 800 | nA | | | | 13 100 100 | 5 V | | ±1 | | -25 | | 25 | -800 | | 800 | | | ı | Drain off-state | Switch Off $V_D = 0.8 \times V_{DD} / 0.2 \times V_{DD}$ $V_S = 0.2 \times V_{DD} / 0.8 \times V_{DD}$ | 1.8 V | | ±1 | | -45 | | 45 | -800 | | 800 | nA | | | leakage | | 2.5 V | | ±1 | | -45 | | 45 | -800 | | 800 | | | D(O11) | current<br>(common | | 3.3 V | | ±1 | | -45 | | 45 | -800 | | 800 | | | | drain pin) | | 5 V | | ±1 | | -45 | | 45 | -800 | | 800 | | | | | Switch On | 1.8 V | | ±1 | | -45 | | 45 | -800 | | 800 | | | I <sub>D(ON)</sub> | Channel on- | | 2.5 V | | ±1 | | -45 | | 45 | -800 | | 800 | | | I <sub>S(ON)</sub> | state leakage current | $V_D = V_S = 0.8 \text{ x } V_{DD} \text{ or}$<br>$V_D = V_S = 0.2 \text{ x } V_{DD}$ | 3.3 V | | ±1 | | -45 | | 45 | -800 | | 800 | nA | | | Garrent | 10 13 0.2 X 100 | 5 V | | ±1 | | -45 | | 45 | -800 | | 800 | | | | | | 1.8 V | | 2 | 14 | | | 14 | | | 14 | | | | Source off | V <sub>S</sub> = V <sub>DD</sub> / 2 | 2.5 V | | 2 | 14 | | | 14 | | | 14 | | | C <sub>SOFF</sub> | capacitance | f = 1 MHz | 3.3 V | | 2 | 14 | | | 14 | | | 14 | pF | | | | | 5 V | | 2 | 14 | | | 14 | | | 14 | | | | | | 1.8 V | | 7 | 37 | | | 37 | | | 37 | | | _ | Drain off | $V_S = V_{DD} / 2$ | 2.5 V | | 7 | 37 | | | 37 | | | 37 | | | $C_{DOFF}$ | capacitance | f = 1 MHz | 3.3 V | | 7 | 37 | | | 37 | | | 37 | pF | | | | | 5 V | | 7 | 37 | | | 37 | | | 37 | | | | | | 1.8 V | | 11 | 40 | | | 40 | | | 40 | | | C <sub>SON</sub> | On | V <sub>S</sub> = V <sub>DD</sub> / 2 | 2.5 V | | 11 | 40 | | | 40 | | | 40 | | | C <sub>DON</sub> | capacitance | f = 1 MHz | 3.3 V | | 11 | 40 | | | 40 | | | 40 | pF | | | | | 5 V | | 11 | 40 | | | 40 | | | 40 | | | POWER | L<br>R SUPPLY | l | | | | | | | - | | | | <u> </u> | | | | | 1.8 V | | | 1 | | | 1 | | | 1.2 | | | | V <sub>DD</sub> supply | | 2.5 V | | | 1 | | | 1 | | | 1.5 | | | $I_{DD}$ | current | Logic inputs = $0 \text{ V or V}_{DD}$ | 3.3 V | | | 1 | | | 1 | | | 2 | μA | | | | | 5 V | | | 1 | | | 1.5 | | | 3 | | ## 7.7 Logic and Dynamic Characteristics At specified $V_{DD}$ ±10% Typical values measured at nominal $V_{DD}$ and $T_A$ = 25°C. | • | raides measured at nominal V <sub>DD</sub> a | | | Opera<br>tempe | | | | | |-------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------|----------------|------|------|------------|--| | PARAMETER | | TEST CONDITIONS | V <sub>DD</sub> | -40°C to 125°C | | | UNIT | | | | | | | MIN | TYP | MAX | | | | LOGIC II | NPUTS (EN, A0, A1, A2) | | | | | | | | | | | | 1.8 V | 0.95 | | 5.5 | | | | ., | Input logic high | | 2.5 V | 1.1 | | 5.5 | V | | | V <sub>IH</sub> | Input logic high | | 3.3 V | 1.15 | | 5.5 | | | | | | | 5 V | 1.25 | | 5.5 | | | | | | | 1.8 V | 0 | | 0.6 | V | | | ., | Input logic love | | 2.5 V | 0 | | 0.7 | | | | √ <sub>IL</sub> | Input logic low | | 3.3 V | 0 | | 0.8 | V | | | | | | 5 V | 0 | | 0.95 | | | | I <sub>IH</sub> | Logic high input leakage current | V <sub>LOGIC</sub> = 1.8 V or V <sub>DD</sub> | All | | | 1 | μA | | | I <sub>IL</sub> | Logic low input leakage current | V <sub>LOGIC</sub> = 0 V | All | -1 | | | μA | | | C <sub>IN</sub> | Logic input capacitance | V <sub>LOGIC</sub> = 0 V, 1.8 V, V <sub>DD</sub><br>f = 1 MHz | All | | 1 | 2 | pF | | | DYNAMI | C CHARACTERISTICS | | | | | | | | | | | V <sub>S</sub> = V <sub>DD</sub> / 2<br>R <sub>S</sub> = 0 Ω, C <sub>L</sub> = 100 pF | 1.8 V | | -0.5 | | pC | | | _ | Charge Injection | | 2.5 V | | -0.5 | | | | | Q <sub>INJ</sub> | | | 3.3 V | | -1 | | | | | | | | 5 V | | -6.5 | | | | | | | $V_{BIAS} = V_{DD} / 2$ $V_{S} = 200 \text{ mVpp}$ $R_{L} = 50 \Omega, C_{L} = 5 \text{ pF}$ $f = 100 \text{ kHz}$ | 1.8 V | | -110 | | - dB | | | • | 0.51 | | 2.5 V | - | -110 | | | | | O <sub>ISO</sub> | Off Isolation | | 3.3 V | | -110 | | | | | | | | 5 V | | -110 | | | | | | | $V_{BIAS} = V_{DD} / 2$<br>$V_{S} = 200 \text{ mVpp}$<br>$R_{L} = 50 \Omega$ , $C_{L} = 5 \text{ pF}$ | 1.8 V | | -90 | | - dB | | | ^ | Off Landarian | | 2.5 V | | -90 | | | | | O <sub>ISO</sub> | Off Isolation | | 3.3 V | - | -90 | | | | | | | f = 1 MHz | 5 V | | -90 | | | | | | | V -V /2 | 1.8 V | | -110 | | | | | · · | 0 | $V_{BIAS} = V_{DD} / 2$<br>$V_{S} = 200 \text{ mVpp}$ | 2.5 V | | -110 | | 1 | | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega, C_L = 5 pF$ | 3.3 V | | -110 | | dB | | | | | f = 100 kHz | 5 V | | -110 | | | | | | | V -V /0 | 1.8 V | | -90 | | | | | ., | 0 | $V_{BIAS} = V_{DD} / 2$<br>$V_{S} = 200 \text{ mVpp}$ | 2.5 V | | -90 | | | | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega, C_L = 5 pF$ | 3.3 V | | -90 | | - dB | | | | | f = 1 MHz | 5 V | | -90 | | | | | | | | 1.8 V | | 350 | | | | | D) 4 / | Donato de M | $V_{BIAS} = V_{DD} / 2$ | 2.5 V | | 450 | | - MHz<br>- | | | BW | Bandwidth | $V_S$ = 200 mVpp<br>RL = 50 Ω, CL = 5 pF | 3.3 V | | 500 | | | | | | | | 5 V | | 500 | | | | ## 7.8 Timing Characteristics At specified $V_{DD}$ ±10% Typical values measured at nominal $V_{DD}$ . | | | | | Operating free-air temperature (T <sub>A</sub> ) | | | | | | | | | | |----------------------|--------------------------------|-------------------------------------------------------------------------|-----------------|--------------------------------------------------|-----|-----|---------------|-----|-----|----------------|-----|------|-----| | | PARAMETER | TEST CONDITIONS | V <sub>DD</sub> | 25°C | | | -40°C to 85°C | | 5°C | -40°C to 125°C | | UNIT | | | | | | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | SWITCH | HING CHARACTERIST | rics | | | | | | - | | | | | | | | | | 1.8 V | | 15 | 30 | | | 30 | | | 30 | | | | | C <sub>I</sub> = 50 pF | 2.5 V | | 8 | 15 | | | 20 | 1 | | 20 | | | t <sub>PD</sub> | Propagation delay | Sx to D, D to Sx | 3.3 V | | 5 | 11 | | | 15 | | | 15 | ns | | | | | 5 V | | 4 | 9 | | - | 10 | | | 10 | | | | | CL = 15 pF | 5 V | | 1.5 | 4 | | | 5 | | | 5 | | | | | | 1.8 V | | 44 | 94 | | | 103 | | | 103 | | | | | $R_L = 10 \text{ k}\Omega, C_L = 50 \text{ pF}$ | 2.5 V | | 30 | 63 | | | 67 | | | 67 | 4 1 | | t <sub>TRAN</sub> | Transition-time between inputs | Ax to D, Ax to Sx | 3.3 V | | 23 | 51 | | | 54 | | | 54 | | | | between inputs | | 5 V | | 18 | 43 | | | 46 | | | 46 | | | | | $R_L = 10 \text{ k}\Omega, C_L = 15 \text{ pF}$ | 5 V | | 15 | 39 | | | 43 | | | 43 | | | | | $R_L = 10 \text{ k}\Omega$ , $C_L = 50 \text{ pF}$<br>EN to D, EN to Sx | 1.8 V | | 39 | 64 | | | 75 | | | 75 | ns | | | | | 2.5 V | | 30 | 45 | | | 50 | | | 50 | | | t <sub>ON(EN)</sub> | Turnon-time from enable | | 3.3 V | | 26 | 38 | | | 42 | | | 42 | | | | chabic | | 5 V | | 24 | 32 | | | 37 | | | 37 | | | | | $R_L = 10 \text{ k}\Omega, C_L = 15 \text{ pF}$ | 5 V | | 22 | 31 | | | 35 | | | 35 | | | | | | 1.8 V | | 58 | 80 | | | 85 | | | 85 | | | | | $R_L = 10 \text{ k}\Omega, C_L = 50 \text{ pF}$ | 2.5 V | | 21 | 70 | | | 72 | | | 72 | | | t <sub>OFF(EN)</sub> | Turnoff time from enable | EN to D, EN to Sx | 3.3 V | | 15 | 65 | | | 70 | | | 70 | 4 1 | | | | | 5 V | | 11 | 40 | | | 45 | | | 45 | | | | | $R_L = 10 \text{ k}\Omega, C_L = 15 \text{ pF}$ | 5 V | | 8 | 15 | | | 20 | | | 20 | | | | | | 1.8 V | 1 | 16 | | 1 | | | 1 | | | | | t | Break before make | $R_L = 10 \text{ k}\Omega, C_L = 15 \text{ pF}$ | 2.5 V | 1 | 22 | | 1 | | | 1 | | | ne | | t <sub>BBM</sub> | time | Sx to D, D to Sx | 3.3 V | 1 | 24 | | 1 | | | 1 | | | ns | | | | | 5 V | 1 | 33 | | 1 | | | 1 | | | | ## 7.9 Injection Current Coupling At specified $V_{DD}$ ±10% Typical values measured at nominal $V_{DD}$ and $T_A$ = 25°C. | PARAMETER | | V | TEST CO | NDITIONS | -40°( | C to 125°C | | | | |----------------------------|---------------------------------------------------------|-----------------|-------------------------------|--------------------------|-------|------------|-----|------|--| | | | V <sub>DD</sub> | IESI CO | MDITIONS | MIN | TYP | MAX | UNIT | | | INJECTION CURRENT COUPLING | | | | | | | | | | | | | 1.8 V | | | | 0.01 | 1 | mV | | | | | 3.3 V | $R_S \le 3.9 \text{ k}\Omega$ | I <sub>INJ</sub> ≤ 1 mA | | 0.05 | 1 | | | | | Maximum shift of output voltage of enabled analog input | 5 V | | | | 0.1 | 1 | | | | | | 1.8 V | | | | 0.01 | 2 | | | | | | 3.3 V | $R_S \le 3.9 \text{ k}\Omega$ | I <sub>INJ</sub> ≤ 10 | | 0.3 | 3 | | | | ۸۱/ | | 5 V | | | | 0.06 | 4 | | | | ΔV <sub>OUT</sub> | | 1.8 V | | | | 0.05 | 2 | | | | | | 3.3 V | R <sub>S</sub> ≤ 20 kΩ | I <sub>INJ</sub> ≤ 1 mA | | 0.05 | 2 | | | | | | 5 V | | | | 0.1 | 2 | | | | | | 1.8 V | | | | 0.05 | 15 | | | | | | 3.3 V | R <sub>S</sub> ≤ 20 kΩ | I <sub>INJ</sub> ≤ 10 mA | | 0.05 | 15 | | | | | | 5 V | | | | 0.02 | 15 | | | #### 7.10 Typical Characteristics at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 5 V (unless otherwise noted) ## 7.10 Typical Characteristics (continued) at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 5 V (unless otherwise noted) ## 7.10 Typical Characteristics (continued) at $T_A = 25$ °C, $V_{DD} = 5$ V (unless otherwise noted) #### **8 Parameter Measurement Information** #### 8.1 On-Resistance The on-resistance of a device is the ohmic resistance between the source (Sx) and drain (D) pins of the device. The on-resistance varies with input voltage and supply voltage. The symbol $R_{ON}$ is used to denote on-resistance. The measurement setup used to measure $R_{ON}$ is shown below. Voltage (V) and current ( $I_{SD}$ ) are measured using this setup, and $R_{ON}$ is computed as shown in Figure 8-1 with $R_{ON} = V / I_{SD}$ : Figure 8-1. On-Resistance Measurement Setup #### 8.2 Off-Leakage Current There are two types of leakage currents associated with a switch during the off state: - 1. Source off-leakage current. - 2. Drain off-leakage current. Source leakage current is defined as the leakage current flowing into or out of the source pin when the switch is off. This current is denoted by the symbol $I_{S(OFF)}$ . Drain leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is off. This current is denoted by the symbol $I_{D(OFF)}$ . Figure 8-2 shows the setup used to measure both off-leakage currents. Figure 8-2. Off-Leakage Measurement Setup #### 8.3 On-Leakage Current Source on-leakage current is defined as the leakage current flowing into or out of the source pin when the switch is on. This current is denoted by the symbol $I_{S(ON)}$ . Drain on-leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is on. This current is denoted by the symbol $I_{D(ON)}$ . Either the source pin or drain pin is left floating during the measurement. Figure 8-3 shows the circuit used for measuring the on-leakage current, denoted by $I_{S(ON)}$ or $I_{D(ON)}$ . Figure 8-3. On-Leakage Measurement Setup #### **8.4 Transition Time** Transition time is defined as the time taken by the output of the device to rise or fall 50% after the address signal has risen or fallen past the 50% threshold. Figure 8-4 shows the setup used to measure transition time, denoted by the symbol $t_{TRANSITION}$ . Figure 8-4. Transition-Time Measurement Setup #### 8.5 Break-Before-Make Break-before-make delay is a safety feature that prevents two inputs from connecting when the device is switching. The output first breaks from the on-state switch before making the connection with the next on-state switch. The time delay between the *break* and the *make* is known as break-before-make delay. Figure 8-5 shows the setup used to measure break-before-make delay, denoted by the symbol topen(BBM). Figure 8-5. Break-Before-Make Delay Measurement Setup ## 8.6 t<sub>ON(EN)</sub> and t<sub>OFF(EN)</sub> Turn-on time is defined as the time taken by the output of the device to rise to 10% after the enable has risen past the 50% threshold. The 10% measurement is utilized to provide the timing of the device, system level timing can then account for the time constant added from the load resistance and load capacitance. Figure 8-6 shows the setup used to measure transition time, denoted by the symbol $t_{ON(EN)}$ . Turn-off time is defined as the time taken by the output of the device to fall to 90% after the enable has fallen past the 50% threshold. The 90% measurement is utilized to provide the timing of the device, system level timing can then account for the time constant added from the load resistance and load capacitance. Figure 8-6 shows the setup used to measure transition time, denoted by the symbol $t_{OFF(EN)}$ . Figure 8-6. Turn-On and Turn-Off Time Measurement Setup #### 8.7 Charge Injection The TMUX1308-Q1 and TMUX1309-Q1 device have a transmission-gate topology. Any mismatch in capacitance between the NMOS and PMOS transistors results in a charge injected into the drain or source during the falling or rising edge of the gate signal. The amount of charge injected into the source or drain of the device is known as charge injection, and is denoted by the symbol $Q_C$ . Figure 8-7 shows the setup used to measure charge injection from source (Sx) to drain (D). Figure 8-7. Charge-Injection Measurement Setup #### 8.8 Off Isolation Off isolation is defined as the ratio of the signal at the drain pin (D) of the device when a signal is applied to the source pin (Sx) of an off-channel. Figure 8-8 shows the setup used to measure, and the equation to compute off isolation. Figure 8-8. Off Isolation Measurement Setup Off Isolation = $$20 \cdot Log\left(\frac{V_{OUT}}{V_{S}}\right)$$ (1) #### 8.9 Crosstalk Crosstalk is defined as the ratio of the signal at the drain pin (D) of a different channel, when a signal is applied at the source pin (Sx) of an on-channel. Figure 8-9 shows the setup used to measure, and the equation used to compute crosstalk. Figure 8-9. Channel-to-Channel Crosstalk Measurement Setup Channel-to-Channel Crosstalk = $$20 \cdot Log\left(\frac{V_{OUT}}{V_{S}}\right)$$ (2) #### 8.10 Bandwidth Bandwidth is defined as the range of frequencies that are attenuated by less than 3 dB when the input is applied to the source pin (Sx) of an on-channel, and the output is measured at the drain pin (D) of the device. Figure 8-10 shows the setup used to measure bandwidth. Figure 8-10. Bandwidth Measurement Setup Attenuation = $$20 \cdot \text{Log}\left(\frac{V_2}{V_1}\right)$$ (3) ## **8.11 Injection Current Control** Injection current is measured at the change in output of the enabled signal path when a current is injected into a disabled signal path. Figure 8-11 shows the setup used to measure injection current control. Figure 8-11. Injection Current Measurement Setup ## 9 Detailed Description #### 9.1 Overview The TMUX1308-Q1 is an 8:1, single-ended (1-channel), mux. The TMUX1309-Q1 is a 4:1, differential (2-channel) mux. Each channel is turned on or turned off based on the state of the address lines and enable pin. #### 9.2 Functional Block Diagram ### 9.3 Feature Description #### 9.3.1 Bidirectional Operation The TMUX1308-Q1 and TMUX1309-Q1 devices conduct equally well from source (Sx) to drain (Dx) or from drain (Dx) to source (Sx). Each signal path has very similar characteristics in both directions so they can be used as both multiplexers and demultiplexer to support both analog and digital signals. #### 9.3.2 Rail-to-Rail Operation The valid signal path input and output voltage for the TMUX1308-Q1 and TMUX1309-Q1 ranges from GND to $V_{DD}$ . #### 9.3.3 1.8 V Logic Compatible Inputs The TMUX1308-Q1 and TMUX1309-Q1 support 1.8-V logic compatible control for all logic control inputs. The logic input thresholds scale with supply but still provide 1.8-V logic control when operating at 5.5-V supply voltage. 1.8-V logic level inputs allows the multiplexers to interface with processors that have lower logic I/O rails and eliminates the need for an external voltage translator, which saves both space and BOM cost. The current consumption of the TMUX1308-Q1 and TMUX1309-Q1 devices increase when using 1.8-V logic with higher supply voltage. For more information on 1.8-V logic implementations, refer to Simplifying Design with 1.8 V logic Muxes and Switches. #### 9.3.4 Fail-Safe Logic The TMUX1308-Q1 and TMUX1309-Q1 device have Fail-Safe Logic on the control input pins (EN, A0, A1, and A2) allowing for operation up to 5.5-V, regardless of the state of the supply pin. This feature allows voltages on the control pins to be applied before the supply pin, protecting the device from potential damage. Fail-Safe Logic minimizes system complexity by removing the need for power supply sequencing on the logic control pins. For example, the Fail-Safe Logic feature allows the select pins of the TMUX1308-Q1 and TMUX1309-Q1 to be ramped to 5.5-V while $V_{DD}$ = 0-V. Additionally, the feature enables operation of the multiplexers with $V_{DD}$ = 1.8-V while allowing the select pins to interface with a logic level of another device up to 5.5-V, eliminating the potential need for an external voltage translator. #### 9.3.5 Injection Current Control Injection current is the current that is being forced into a pin by an input voltage ( $V_{IN}$ ) higher than the positive supply ( $V_{DD} + \Delta V$ ) or lower than ground ( $V_{SS}$ ). The current flows through the input protection diodes into whichever supply of the device is potentially compromising the accuracy and reliability of the system. Injected currents can come from various sources depending on the application. - Harsh environments and applications with long cabling, such as in factory automation and automotive systems, may be susceptible to injected currents from switching or transient events. - Other self-contained systems can also be subject to injected current if the input signal is coming from various sensors or current sources. **Injected Current Impact**: typical CMOS switches have ESD protection diodes on the inputs and outputs. These diodes not only serve as ESD protection but also provide a voltage clamp to prevent the inputs or outputs going above $V_{DD}$ or below GND and $V_{SS}$ . When current is injected into the pin of a disabled signal path, a small amount of current goes through the ESD diode but most of the current goes through conduction to the drain. If forward diode voltage of the ESD diode (VF) is greater than the PMOS threshold voltage (VT), then the PMOS of all OFF switches turns ON and there would be undesirable subthreshold leakage between the source and the drain that can lift the OFF source pins up also. Figure 9-1 shows a simplified diagram of a typical CMOS switch and associated injected current path. Figure 9-1. Simplified Diagram of Typical CMOS Switch and Associated Injected Current Path It is quite difficult to cut off these current paths. The drain pin can never be allowed to exceed the voltage above $V_{DD}$ by more than a VT. Analog pins can be protected against current injection by adding external components like a Schottky diode from the drain pin to ground to clamp the drain voltage at < $V_{DD}$ + VT and cut off the current path. Change in $R_{ON}$ due to Current Injection: because the ON resistance of the enabled FET switch is impacted by the change in the supply rail, when the drain pin voltage exceeds the supply voltage by more than a VT, an error in the output signal voltage can be expected. This undesired change in the output can cause issues related to false trigger events and incorrect measurement readings, potentially compromising the accuracy and reliability of the system. As shown in Figure 9-2, S2 is the enabled signal path that is conducting a signal from S2 pin to D pin. Because there is an injected current at the disabled S1 pin, the voltage at that pin increases above the supply voltage and the ESD protection diode is forward biased, shifting the power supply rail. This shift in supply voltage alters the $R_{ON}$ of the internal FET switches, causing a $\Delta V$ error on the output at the D pin. Figure 9-2. Injected Current Impact on Ron To avoid the complications of added external protection to your system, the TMUX1308-Q1 and TMUX1309-Q1 devices have an internal injection current control feature which eliminates the need for external diode and resistor networks typically used to protect the switch and keep the input signals within the supply voltage. The internal injection current control circuitry allows the signals on the disabled signal paths to exceed the supply voltage without affecting the signal of the enabled signal path. The injection current control circuitry also protects the TMUX13xx-Q1 from currents injected into disabled signal paths without impacting the enabled signal path, which typical CMOS switches do not support. Additionally, the TMUX1308-Q1 and TMUX1309-Q1 do not have any internal diode paths to the supply pin, which eliminates the risk of damaging components connected to the supply pin or providing unintended power to the system supply rail. For a simplified diagram that shows one signal path for the TMUX13xx-Q1 devices and the associated injection current circuit, refer to Section 9.2. Figure 9-3. Simplified Diagram of Injection Current Control The injection current control circuitry is independently controlled for each source or drain pin (Sx or D). The control circuitry for a particular pin is enabled when that input is disabled by the logic pins and the injected current causes the voltage at the pin to be above $V_{DD}$ or below GND. The injection current circuit includes an FET to shunt the undesired current to GND in the case of overvoltage or injected current events. Each injection current circuit is rated to handle up to 50 mA; the device, however, can support a maximum current of 100 mA at any given time. Depending on the system application, a series limiting resistor may be needed and must be sized appropriately. Figure 9-3 shows the TMUX13xx-Q1 protection circuitry with an injected current at an input pin. Figure 9-4. Injected Current at Input Pin Figure 9-5 shows an example of using a series limiting resistor in the case of an overvoltage event. Figure 9-5. Over-Voltage Event with Series Resistor For the injection current control circuitry to be active, two conditions must be present. First, the voltage at the source or drain pins is greater than $V_{DD}$ , or less than GND. Next, the channel must be unselected. With those two requirements met, the protection FET will be turned on for any disabled signal path and shunt the pin to GND. In this event, a series resistor is needed to limit the total current injected into the device to be less than 100 mA. Three example scenarios are outlined in the following sections. #### 9.3.5.1 TMUX13xx-Q1 is Powered, Channel is Unselected, and the Input Signal is Greater Than $V_{DD}$ ( $V_{DD}$ = $5 V, V_{INPUT} = 5.5 V$ A typical CMOS switch would have an internal ESD diode to the supply pin rated for ≅30 mA that would be turned on and a series limited resistor would be needed. However, any conducted current would be injected into the supply rail potentially damaging the system, unexpectedly turning on other devices on the same supply rail, or requiring additional components for protection. The TMUX13xx-Q1 implementation also handles this scenario with a series limiting resistor; the current path, however, is now to GND which does not have the same issues as the current injected into the supply rail. ### 9.3.5.2 TMUX13xx-Q1 is Powered, Channel is Selected, and the Input Signal is Greater Than $V_{DD}$ ( $V_{DD}$ = 5 $V, V_{INPLIT} = 5.5 V$ The injection current control circuitry is fully active when the channel is unselected and an overvoltage event is present (overvoltage being defined as 0.5 V above the supply rail). However, in situations where the channel is selected and an overvoltage event occurs, this protection circuitry will still be partially active. In this instance, a portion of the injected current will be redirected through the protection circuitry to GND, but will not be a full shunt. So, some current will also flow through the source to drain path. This allows the device to tolerate overvoltage conditions in the event of the channel being selected, but precautions are still necessary to protect the device from overcurrent events such as implementing a current limiting resistor to keep the device below the maximum continuous source and drain current specification. ## 9.3.5.3 TMUX13xx-Q1 is Unpowered and the Input Signal has a Voltage Present ( $V_{DD}$ = 0 V, $V_{INPUT}$ = 3 V) Many CMOS switches are unable to support a voltage at the input without a valid supply voltage present, otherwise the voltage will be coupled from input to output and could damage downstream devices or impact power-sequencing. The TMUX13xx-Q1 circuitry can handle an input signal present without a supply voltage while minimizing power transfer from the input to output of the switch. By limiting the output voltage coupling to 400 mV the TMUX1308-Q1 and TMUX1309-Q1 help reduce the chance of conduction through any downstream ESD diodes. #### 9.4 Device Functional Modes When the EN pin of the TMUX1308-Q1 is pulled low, one of the switches is closed based on the state of the address lines. Similarly, when the EN pin of the TMUX1309-Q1 is pulled low, two of the switches are closed based on the state of the address lines. When the $\overline{\rm EN}$ pin is pulled high, all the switches are in an open state regardless of the state of the address lines. Unused logic control pins must be tied to GND or V<sub>DD</sub> so that the device does /not consume additional current as highlighted in Implications of Slow or Floating CMOS Inputs. Unused signal path inputs (Sx and Dx) should be connected to GND. Table 9-1, TMUX1308-Q1 Truth Table #### 9.5 Truth Tables Table 9-1 and Table 9-2 provides the truth tables for the TMUX1308-Q1 and TMUX1309-Q1 respectively. | EN | A2 | <b>A</b> 1 | <b>A</b> 0 | Selected Signal Path Connected To Drain (D) Pin | |----|----|------------|------------|-------------------------------------------------| | 0 | 0 | 0 | 0 | S0 | | 0 | 0 | 0 | 1 | S1 | | 0 | 0 | 1 | 0 | S2 | | 0 | 0 | 1 | 1 | <b>S</b> 3 | | 0 | 1 | 0 | 0 | S4 | | 0 | 1 | 0 | 1 | <b>S</b> 5 | | 0 | 1 | 1 | 0 | S6 | | 0 | 1 | 1 | 1 | S7 | ## Table 9-1. TMUX1308-Q1 Truth Table (continued) | EN | A2 | <b>A</b> 1 | A0 | Selected Signal Path Connected To Drain (D) Pin | |----|------------------|------------------|------------------|-------------------------------------------------| | 1 | X <sup>(1)</sup> | X <sup>(1)</sup> | X <sup>(1)</sup> | All channels are off | (1) X denotes do not care. ### Table 9-2. TMUX1309-Q1 Truth Table | ĒΝ | <b>A</b> 1 | A0 | Selected Signal Path Connected To Drain (DA and DB) Pins | | | | | |----|------------------|------------------|----------------------------------------------------------|--|--|--|--| | 0 | 0 | 0 | S0A to DA<br>S0B to DB | | | | | | 0 | 0 | 1 | S1A to DA<br>S1B to DB | | | | | | 0 | 1 | 0 | S2A to DA<br>S2B to DB | | | | | | 0 | 1 | 1 | S3A to DA<br>S3B to DB | | | | | | 1 | X <sup>(1)</sup> | X <sup>(1)</sup> | All channels are off | | | | | (1) X denotes do not care. ## 10 Application and Implementation #### **Note** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 10.1 Application Information The TMUX13xx-Q1 family offers protection against injection current events across a wide operating supply range (1.62 V to 5.5 V). These devices include 1.8 V logic compatible control input pins that enable operation in systems with 1.8 V I/O rails. Additionally, the control input pins support Fail-Safe Logic which allows for operation up to 5.5 V, regardless of the state of the supply pin. This feature stops the logic pins from back-powering the supply rail while the injection current circuitry prevents the signal path from back-powering the supply. These features make the TMUX13xx-Q1 a family of general purpose multiplexers and switches that can reduce system complexity, board size, and overall system cost. ### 10.2 Typical Application One useful application that takes advantage of the TMUX13xx-Q1 features is multiplexing various physical switches in a body control module (BCM) or electronic control unit (ECU). Automotive BCMs are complex systems designed to manage numerous functions such as lighting, door locks, windows, wipers, turn signals, and many more inputs. The BCM monitors these physical switches and controls power to various loads within the vehicle. A CMOS multiplexer can be used to multiplex the inputs and minimize the number of GPIO or ADC inputs needed by an onboard MCU. Figure 10-1 shows a typical BCM system using the TMUX1308-Q1 to multiplex system inputs. Figure 10-1. Multiplexing BCM Inputs #### 10.2.1 Design Requirements For this design example, use the parameters listed in Table 10-1. | Table | 10-1. | Design | Parameters | |-------|-------|--------|------------| |-------|-------|--------|------------| | PARAMETERS | VALUES | | | |---------------------------|---------------------------------------|--|--| | Supply (V <sub>DD</sub> ) | 5.0 V | | | | I/O signal range | 0 V to V <sub>DD</sub> (Rail to Rail) | | | | Control logic thresholds | 1.8 V compatible | | | | Switch inputs | Eight | | | #### 10.2.2 Detailed Design Procedure The TMUX1308-Q1 has an internal injection current control feature which eliminates the need for external diode or resistor networks typically used to protect the switch and keep the input signals within the supply voltage. The internal injection current control circuitry allows signals on disabled signal paths to exceed the supply voltage without affecting the signal of the enabled signal path. Injected currents can come from various sources such as from long cabling in automotive systems that may be susceptible to induced currents from switching or transient events. Another momentary source of injected currents in BCMs are wetting currents, which are small currents used to prevent oxidation on metal switch contacts or wires. A switch without injection current control can have the measured output of the enabled signal path impacted if a current is injected into a disabled signal path. This undesired change in the output can cause issues related to false trigger events and incorrect measurement readings which can compromise the accuracy and reliability of the BCM system. Figure 10-2 shows a detailed BCM application. Figure 10-2. Detailed BCM Application The BCM uses the 12 V battery voltage to provide a wetting current to each switch when the associated control circuitry is enabled by the micro controller. The wetting current is sized by the $R_{WETT}$ and the required value may vary depending on the type of physical switch being monitored. The 20 k $\Omega$ and 15 k $\Omega$ resistors are used in addition to the wetting resistor to create a voltage divider before the input of the multiplexer in case of a short to battery condition. The resistor values are selected to maintain the voltage at the switch signal path below VDD. The 20 k $\Omega$ series resistor also limits the amount of injected current into the switch if an overvoltage event occurs. Diodes D1 through D8 are used to prevent back flow of current in case a secondary system is monitoring the same physical switches for backup or redundancy reasons. The 10 nF capacitors are used for initial ESD protection in the system and must be sized based on system level requirements. The logic address pins are controlled by the micro controller to cycle between the eight switch inputs in the system. If the parts desired power-up state is disabled, then the enable pin should have a weak pull-up resistor and be controlled by the MCU through the GPIO. #### 10.2.3 Short To Battery Protection When evaluating the safety and reliability of an automotive grade multiplexer, it is important to note their performance under various operating conditions. In the case of TMUX13xx-Q1, we examine it's response to various short-to-battery conditions to provide insight on system level design for automotive optimization. It is important to design around short-to-battery as failure to do so can result in operational issues. The following section shows a deep dive into three scenarios to demonstrate the behavior of the TMUX1308-Q1 under short-to-battery conditions using a 5V supply voltage. We begin with the following setup to explore our first scenario with channel S7 selected and channel S0 experiencing a short-to-battery condition. Figure 10-3. Channel S7 selected, Channel S0 experiencing a short-to-battery condition Table 10-2 indicates values of $\Delta V_{OUT}$ , $V_{SBAT}$ and minimum $R_{LIM}$ for various $V_{BAT}$ cases when considering a maximum allotment of 25mA for $I_S/I_D$ . Choosing too large of an $R_{LIM}$ will negatively affect $\Delta V_{OUT}$ as well as substantially limit current flow. Choosing too small of an $R_{LIM}$ can damage the device. | Table 10-2. Klim values for 25 mA Through the Switch | | | | | | | | |------------------------------------------------------|------------------|-------------------------|-------------------|--|--|--|--| | V <sub>BAT</sub> | R <sub>LIM</sub> | ∆V <sub>OUT</sub> (typ) | V <sub>SBAT</sub> | | | | | | 12V | 470 | < 10 uV | 5.6V | | | | | | 19V | 750 | < 10 uV | 5.6V | | | | | | 24V | 1K | < 10 uV | 5.6V | | | | | | 36V | 1.5K | < 10 uV | 5.6V | | | | | | 48V | 2K | < 10 uV | 5.6V | | | | | | 60V | 2.4K | < 10 uV | 5.6V | | | | | Table 10-2. Ruim Values for 25mA Through the Switch Figure 10-4. All Unselected Channels Experiencing a Short-to-Battery Condition We then evaluate the scenario of seeing a short to battery condition on all unselected channels at the same time. The below table indicates values when considering a maximum allotment of 12.5mA for $I_S/I_D$ . If you have the potential to see short to battery on all channels at the same time, then 12.5 mA is the limiting factor. Here again choosing too large of an $R_{LIM}$ will negatively affect $\Delta V_{OUT}$ as well as substantially limit current flow. Choosing too small of an $R_{LIM}$ can also damage the device. Table 10-3. R<sub>Lim</sub> Values for 12.5mA Through the Switch | V <sub>BAT</sub> | R <sub>LIM</sub> | ∆V <sub>OUT</sub> (typ) | V <sub>SBAT</sub> | | | | | |------------------|------------------|-------------------------|-------------------|--|--|--|--| | 12V | 1K | < 10 uV | 5.6V | | | | | | 19V | 1.5K | < 10 uV | 5.6V | | | | | | 24V | 2K | < 10 uV | 5.6V | | | | | | 36V | 3K | < 10 uV | 5.6V | | | | | | 48V | 3.9K | < 10 uV | 5.6V | | | | | | 60V | 4.7K | < 10 uV | 5.6V | | | | | Figure 10-5. Short-to-Battery Condition Only on a Single Selected Channel We then evaluate the scenario of a short to battery occurring when the switch is closed using a 5V supply. As such, input voltage needs to be limited to 6V. The below table indicates values of $R_{LIM}$ needed to keep the voltage of a selected channel under 6V using a standard 5V $V_{DD}$ for all short to battery cases. Choosing too large of an $R_{LIM}$ will negatively affect $\Delta V_{OUT}$ as well as substantially limit current flow. Choosing too small of an $R_{LIM}$ can also damage the device. | Table 10-4. RLim values for 100 Through the Owner | | | | | | | | | |---------------------------------------------------|------------------|-------------------------|-------------------|--|--|--|--|--| | V <sub>BAT</sub> | R <sub>LIM</sub> | ∆V <sub>OUT</sub> (typ) | V <sub>SBAT</sub> | | | | | | | 12V | 1.6K | < 10 uV | 5.9V | | | | | | | 18V | 3K | < 10 uV | 5.9V | | | | | | | 19V | 3.3K | < 10 uV | 5.9V | | | | | | | 24V | 4.7K | < 10 uV | 5.9V | | | | | | | 36V | 10K | < 10 uV | 5.9V | | | | | | | 48V | 13K | < 10 uV | 5.9V | | | | | | | 60V | 15K | < 10 uV | 5.9V | | | | | | Table 10-4. R<sub>I im</sub> Values for <6V Through the Switch In conclusion, several short-to-battery case studies were observed using a 5V supply. Note that if using a lower supply voltage, the $R_{Lim}$ values will change for optimal current flow. It is important to protect against short to battery conditions as a failure to do so can result in system level issues. Caution must be observed to design around these conditions and the electrical characteristics of the device such that proper operation of the device is guaranteed. #### 10.3 Power Supply Recommendations The TMUX1308-Q1 and TMUX1309-Q1 devices operate across a wide supply range of 1.62 V to 5.5 V. Note: do not exceed the absolute maximum ratings because stresses beyond the listed ratings can cause permanent damage to the devices. Power-supply bypassing improves noise margin and prevents switching noise propagation from the $V_{DD}$ supply to other components. Good power-supply decoupling is important to achieve optimum performance. For improved supply noise immunity, use a supply decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F from $V_{DD}$ to ground. Place the bypass capacitors as close to the power supply pins of the device as possible using low-impedance connections. TI recommends using multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes. For very sensitive systems, or for systems in harsh noise environments, avoiding the use of vias for connecting the capacitors to the device pins may offer superior noise immunity. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground planes. #### 10.4 Layout #### 10.4.1 Layout Guidelines When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self-inductance of the trace which results in the reflection. Not all PCB traces can be straight; therefore, some traces must turn corners. Figure 10-6 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections. Figure 10-6. Trace Example Route high-speed signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points, through-hole pins are not recommended at high frequencies. Figure 10-7 shows an example of a PCB layout with the TMUX1308-Q1 and TMUX1309-Q1. Some key considerations are as follows: - Decouple the V<sub>DD</sub> pin with a 0.1-μF capacitor, placed as close to the pin as possible. Make sure that the capacitor voltage rating is sufficient for the V<sub>DD</sub> supply. - Keep the input lines as short as possible. - Use a solid ground plane to help reduce electromagnetic interference (EMI) noise pickup. - Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary. #### 10.4.2 Layout Example Figure 10-7. TMUX1308-Q1 and TMUX1309-Q1 Layout Example ## 11 Device and Documentation Support ### 11.1 Documentation Support #### 11.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, Simplifying Design with 1.8 V logic Muxes and Switches - Texas Instruments, QFN/SON PCB Attachment - · Texas Instruments, Quad Flatpack No-Lead Logic Packages #### 11.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 11.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 11.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ## 11.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 11.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 23-May-2025 ### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|---------------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | TMUX1308QBQBRQ1 | Active | Production | WQFN (BQB) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1308Q | | TMUX1308QBQBRQ1.A | Active | Production | WQFN (BQB) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1308Q | | TMUX1308QDYYRQ1 | Active | Production | SOT-23-THIN<br>(DYY) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TMUX1308Q | | TMUX1308QDYYRQ1.A | Active | Production | SOT-23-THIN<br>(DYY) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TMUX1308Q | | TMUX1308QPWRQ1 | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TM1308Q | | TMUX1308QPWRQ1.A | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TM1308Q | | TMUX1309QBQBRQ1 | Active | Production | WQFN (BQB) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1309Q | | TMUX1309QBQBRQ1.A | Active | Production | WQFN (BQB) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1309Q | | TMUX1309QDYYRQ1 | Active | Production | SOT-23-THIN<br>(DYY) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TMUX1309Q | | TMUX1309QDYYRQ1.A | Active | Production | SOT-23-THIN<br>(DYY) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TMUX1309Q | | TMUX1309QPWRQ1 | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TM1309Q | | TMUX1309QPWRQ1.A | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TM1309Q | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TMUX1308-Q1, TMUX1309-Q1: Catalog: TMUX1308, TMUX1309 NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product www.ti.com 25-Sep-2024 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TMUX1308QBQBRQ1 | WQFN | BQB | 16 | 3000 | 180.0 | 12.4 | 2.8 | 3.8 | 1.2 | 4.0 | 12.0 | Q1 | | TMUX1308QDYYRQ1 | SOT-23-<br>THIN | DYY | 16 | 3000 | 330.0 | 12.4 | 4.8 | 3.6 | 1.6 | 8.0 | 12.0 | Q3 | | TMUX1308QPWRQ1 | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | TMUX1309QBQBRQ1 | WQFN | BQB | 16 | 3000 | 180.0 | 12.4 | 2.8 | 3.8 | 1.2 | 4.0 | 12.0 | Q1 | | TMUX1309QDYYRQ1 | SOT-23-<br>THIN | DYY | 16 | 3000 | 330.0 | 12.4 | 4.8 | 3.6 | 1.6 | 8.0 | 12.0 | Q3 | | TMUX1309QPWRQ1 | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 25-Sep-2024 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TMUX1308QBQBRQ1 | WQFN | BQB | 16 | 3000 | 210.0 | 185.0 | 35.0 | | TMUX1308QDYYRQ1 | SOT-23-THIN | DYY | 16 | 3000 | 336.6 | 336.6 | 31.8 | | TMUX1308QPWRQ1 | TSSOP | PW | 16 | 2000 | 353.0 | 353.0 | 32.0 | | TMUX1309QBQBRQ1 | WQFN | BQB | 16 | 3000 | 210.0 | 185.0 | 35.0 | | TMUX1309QDYYRQ1 | SOT-23-THIN | DYY | 16 | 3000 | 336.6 | 336.6 | 31.8 | | TMUX1309QPWRQ1 | TSSOP | PW | 16 | 2000 | 356.0 | 356.0 | 35.0 | SMALL OUTLINE PACKAGE ## NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. 2.5 x 3.5, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. INSTRUMENTS www.ti.com **INDSTNAME** ### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. **INDSTNAME** - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. **INDSTNAME** NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. PLASTIC SMALL OUTLINE ## NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per side - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.50 per side. - 5. Reference JEDEC Registration MO-345, Variation AA PLASTIC SMALL OUTLINE - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC SMALL OUTLINE - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated