









**THVD1330** 

SLLSFN8 - SEPTEMBER 2023

# THVD1330 32-Mbps 3.3-V RS485 Transceiver with IEC ESD Protection

#### 1 Features

- Meets or exceeds the requirements of the TIA/EIA-485A standard
- 3 V to 3.6 V supply voltage
- Half-Duplex RS-422/RS-485
- High speed operation: 32 Mbps max data rate
- Bus I/O protection
  - ± 16 kV HBM ESD
  - ± 8 kV IEC 61000-4-2 Contact Discharge
- Extended industrial temperature range: -40°C to 125°C
- Bus common mode range: -7 V to 12 V
- Low shutdown current 5 µA max
- Glitch-free power-up or down for hot plug-in
- Open, short, and idle bus failsafe receiver

# 2 Applications

- Wireless infrastructure
- Factory automation & control
- **Building automation**
- **Grid infrastructure**

# 3 Description

THVD1330 is a robust half-duplex RS-485 transceiver for industrial applications. The bus pins are immune to high levels of IEC Contact Discharge ESD events eliminating the need of additional system level protection components. Both the transmitter and receiver are capable of operating at maximum 32 Mbps signaling rate. The device is optimized for small propagation delay variation to support timesensitive applications such as Baseband unit (BBU) and Remote radio unit (RRU).

The device operates from a single 3.3 V supply. The wide common-mode voltage range and low input leakage on bus pins make THVD1330 suitable for multi-point applications over long cable runs.

THVD1330 is available in industry standard 8-pin SOIC package for drop-in compatibility. The device is characterized from -40°C to 125°C.

### Package Information

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |  |  |
|-------------|------------------------|-----------------------------|--|--|
| THVD1330    | SOIC (D, 8)            | 4.9 mm × 6 mm               |  |  |

- For all available packages, see the orderable addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and includes pins, where applicable.





# **Table of Contents**

| 1 Features1                           | 8.3 Feature Description12                              |
|---------------------------------------|--------------------------------------------------------|
| 2 Applications1                       | 8.4 Device Functional Modes12                          |
| 3 Description1                        | 9 Application and Implementation14                     |
| 4 Revision History2                   | 9.1 Application Information14                          |
| 5 Pin Configuration and Functions3    | 9.2 Typical Application14                              |
| 6 Specifications4                     | 9.3 Power Supply Recommendations17                     |
| 6.1 Absolute Maximum Ratings4         | 9.4 Layout18                                           |
| 6.2 ESD Ratings4                      | 10 Device and Documentation Support19                  |
| 6.3 Recommended Operating Conditions4 | 10.1 Third-Party Products Disclaimer19                 |
| 6.4 Thermal Information5              | 10.2 Device Support19                                  |
| 6.5 Electrical Characteristics5       | 10.3 Receiving Notification of Documentation Updates19 |
| 6.6 Switching Characteristics6        | 10.4 Support Resources19                               |
| 6.7 Typical Characteristics8          | 10.5 Trademarks19                                      |
| 7 Parameter Measurement Information9  | 10.6 Electrostatic Discharge Caution19                 |
| 8 Detailed Description12              | 10.7 Glossary19                                        |
| 8.1 Overview                          | 11 Mechanical, Packaging, and Orderable                |
| 8.2 Functional Block Diagrams12       | Information19                                          |

# **4 Revision History**

| Date           | Revision | Notes           |
|----------------|----------|-----------------|
| September 2023 | *        | Initial release |



# **5 Pin Configuration and Functions**



Figure 5-1. D Package, 8-Pin SOIC (Top View)

**Table 5-1. Pin Functions** 

| PIN             |     | TYPE             | DECORIDEION                                     |  |  |
|-----------------|-----|------------------|-------------------------------------------------|--|--|
| NAME            | NO. | ITPE             | DESCRIPTION                                     |  |  |
| R               | 1   | Digital output   | Receive data output                             |  |  |
| RE              | 2   | Digital input    | Receiver enable, active low (internal pull-up)  |  |  |
| DE              | 3   | Digital input    | Driver enable, active high (internal pull-down) |  |  |
| D               | 4   | Digital input    | Driver data input                               |  |  |
| GND             | 5   | Ground           | Local device ground                             |  |  |
| Α               | 6   | Bus input/output | Bus I/O port, A (complementary to B)            |  |  |
| В               | 7   | Bus input/output | Bus I/O port, B (complementary to A)            |  |  |
| V <sub>CC</sub> | 8   | Power            | 3.3 V supply                                    |  |  |



# **6 Specifications**

# **6.1 Absolute Maximum Ratings**

(1)(2)

|                                       |                                                      | MIN  | MAX | UNIT |
|---------------------------------------|------------------------------------------------------|------|-----|------|
| Supply voltage                        | V <sub>CC</sub>                                      | -0.3 | 6   | V    |
| Bus voltage                           | Voltage at any bus pin (A or B)                      | -9   | 14  | V    |
| Input voltage                         | Voltage at any logic pin (D, DE or $\overline{RE}$ ) | -0.5 | 6   | V    |
| Receiver output current               | Io                                                   | -11  | 11  | mA   |
| Junction temperature, T <sub>J</sub>  |                                                      |      | 170 | °C   |
| Storage temperature, T <sub>stg</sub> | ·                                                    | -55  | 145 | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) All voltage values are with respect to Ground terminal

# 6.2 ESD Ratings

|                                            |  |                                                           |                                       | VALUE  | UNIT |
|--------------------------------------------|--|-----------------------------------------------------------|---------------------------------------|--------|------|
| V <sub>(ESD)</sub> Electrostatic discharge |  | Contact discharge, per IEC61000-4-2                       | Bus terminals and GND                 | ±8,000 |      |
|                                            |  | Bus terminals and GND                                     | ±16,000                               |        |      |
|                                            |  | LODA/JEDEC JO-00 I                                        | All pins except bus terminals and GND | ±4,000 | V    |
|                                            |  | Charged-device model (CDM), per JEDEC C101 <sup>(2)</sup> | ±1,000                                |        |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                   |                                                                              | MIN | NOM | MAX             | UNIT |
|-------------------|------------------------------------------------------------------------------|-----|-----|-----------------|------|
| V <sub>CC</sub>   | Supply voltage                                                               | 3   | 3.3 | 3.6             | V    |
| VI                | Input voltage at any bus terminal (separately or common mode) <sup>(1)</sup> | -7  |     | 12              | V    |
| V <sub>IH</sub>   | High-level input voltage (driver, driver enable, and receiver enable inputs) | 2   |     | V <sub>CC</sub> | V    |
| V <sub>IL</sub>   | Low-level input voltage (driver, driver enable, and receiver enable inputs)  | 0   |     | 0.8             | V    |
| $V_{\text{ID}}$   | Differential input voltage                                                   | -12 |     | 12              | V    |
| I <sub>O</sub>    | Output current, driver                                                       | -60 |     | 60              | mA   |
| I <sub>OR</sub>   | Output current, receiver                                                     | -8  |     | 8               | mA   |
| R <sub>L</sub>    | Differential load resistance                                                 | 54  | 60  |                 | Ω    |
| 1/t <sub>UI</sub> | Signaling rate                                                               |     |     | 32              | Mbps |
| T <sub>A</sub>    | Operating ambient temperature                                                | -40 |     | 125             | °C   |

(1) The algebraic convention, in which the least positive (most negative) limit is designated as minimum is used in this data sheet.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# **6.4 Thermal Information**

|                       |                                              | THVD1330 |      |
|-----------------------|----------------------------------------------|----------|------|
|                       | THERMAL METRIC(1)                            |          | UNIT |
|                       |                                              | 8 PINS   |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 116.7    | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 56.3     | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 63.4     | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 8.8      | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 62.6     | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 6.5 Electrical Characteristics

over operating free-air temperature range, Typical values are at 25 °C and 3.3 V supply (unless otherwise noted)

|                     | PARAMETER                                                 |                                                                           | TEST CONDITIONS                                                                                   | 3                     | MIN  | TYP         | MAX | UNIT |
|---------------------|-----------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------|------|-------------|-----|------|
| Driver              |                                                           | 1                                                                         |                                                                                                   |                       |      |             |     |      |
|                     |                                                           | R <sub>L</sub> = 60 Ω, -7 V ≤ V <sub>test</sub> :                         | ≤ 12 V, See Figure 6                                                                              | i-1                   | 1.5  |             |     | V    |
| $ V_{OD} $          | Driver differential output voltage magnitude              | $R_L$ = 54 Ω, See Figure 6-2                                              |                                                                                                   | 1.5                   |      |             | V   |      |
|                     | voltage magnitude                                         | No load                                                                   |                                                                                                   |                       | 2    |             | 3.6 | V    |
| $\Delta  V_{OD} $   | Change in differential output voltage                     | $R_L$ = 54 Ω, See Figure                                                  | 6-2                                                                                               |                       | -50  |             | 50  | mV   |
| V <sub>oc</sub>     | Common-mode output voltage                                | $R_L$ = 54 Ω, See Figure                                                  | 6-2                                                                                               |                       | 1.4  |             | 2.5 | V    |
| V <sub>OC(SS)</sub> | Change in steady-state common-mode output voltage         | $R_L = 54 \Omega$ , See Figure                                            | $R_L$ = 54 $\Omega$ , See Figure 6-2                                                              |                       |      |             | 50  | mV   |
| V <sub>OC(pp)</sub> | Peak-to-peak common-<br>mode output voltage               | $R_L = 54 \Omega$ , $C_L = 50 pF$ , $I$                                   | PRR=500KHz, See                                                                                   | Figure 6-2            |      | 400         |     | mV   |
| I <sub>OS</sub>     | Short-circuit output current                              | DE = V <sub>CC</sub> , -7 V <v<sub>O &lt; other bus line floating</v<sub> | DE = $V_{CC}$ , -7 V < $V_O$ < 12 V, Voltage applied on one bus line with other bus line floating |                       |      |             | 250 | mA   |
| C <sub>OD</sub>     | Differential output capacitance                           | V <sub>I</sub> =0.4 sin (4E6πt) + 0.                                      | 5 V, DE=0                                                                                         |                       |      | 16          |     | pF   |
| Receive             | r                                                         |                                                                           |                                                                                                   |                       |      |             |     |      |
|                     |                                                           | V -20V                                                                    | V <sub>I</sub> = 12 V                                                                             |                       | 200  | 500         |     |      |
|                     | Due input current                                         |                                                                           | V <sub>CC</sub> = 3.6 V                                                                           | V <sub>I</sub> = -7 V | -400 | -200        |     |      |
| I <sub>I</sub>      | Bus input current                                         | V - 0 V                                                                   | V <sub>CC</sub> = 0 V                                                                             | V <sub>I</sub> = 12 V |      | 250         | 500 | μA   |
|                     |                                                           |                                                                           | V <sub>CC</sub> = 0 V                                                                             | V <sub>I</sub> = -7 V | -400 | -150        |     |      |
| V <sub>TH+</sub>    | Positive-going input-<br>threshold voltage <sup>(1)</sup> |                                                                           |                                                                                                   |                       |      | <b>–</b> 75 | -20 | mV   |
| V <sub>TH-</sub>    | Negative-going input-<br>threshold voltage <sup>(1)</sup> | Over common-mode ra                                                       | ange of (+12V,-7V)                                                                                |                       | -200 | -125        |     | mV   |
| V <sub>HYS</sub>    | Input hysteresis                                          |                                                                           |                                                                                                   |                       |      | 50          |     | mV   |
| V <sub>OH</sub>     | Output high voltage                                       | I <sub>OH</sub> = -8 mA                                                   |                                                                                                   |                       | 2.4  |             |     | V    |
| V <sub>OL</sub>     | Output low voltage                                        | I <sub>OL</sub> = 8 mA                                                    | <sub>DL</sub> = 8 mA                                                                              |                       |      |             | 0.4 | V    |
| l <sub>oz</sub>     | Output high-impedance current                             | $V_O = 0 \text{ V or } V_{CC}, \overline{RE} =$                           | V <sub>CC</sub>                                                                                   |                       | -1   |             | 1   | μA   |
| C <sub>ID</sub>     | Differential input capacitance                            | VI=0.4 sin (4E6πt) + 0.                                                   | 5 V, DE=0                                                                                         |                       |      | 15          |     | pF   |
| Logic               | ·                                                         | •                                                                         |                                                                                                   |                       | •    |             |     |      |



# **6.5 Electrical Characteristics (continued)**

over operating free-air temperature range, Typical values are at 25 °C and 3.3 V supply (unless otherwise noted)

|                               | PARAMETER                   | TEST CONDITIO                     |                                                               | MIN  | TYP | MAX | UNIT |
|-------------------------------|-----------------------------|-----------------------------------|---------------------------------------------------------------|------|-----|-----|------|
|                               | Input current DE            | V <sub>IN</sub> = 5V              |                                                               | 0    |     | 100 | μΑ   |
| Thermal P TSHDN THYS P Supply | Input current DE            | V <sub>IN</sub> = 0V              |                                                               | 0    | ,   | 100 | μA   |
|                               | Input current D             | V <sub>IN</sub> = 5V              |                                                               | -100 |     | 0   | μA   |
|                               | Input current D             | V <sub>IN</sub> = 0V              |                                                               | -100 |     | 0   | μA   |
|                               | Input current ( RE)         | V <sub>IN</sub> = 2V              |                                                               | -30  |     | 0   | μA   |
|                               | input current ( INE)        | V <sub>IN</sub> = 0.8V            | -30                                                           |      | 0   | μΑ  |      |
| Thermal                       | Protection                  |                                   |                                                               |      |     |     |      |
| T <sub>SHDN</sub>             | Thermal shutdown threshold  | Temperature rising                |                                                               | 150  | 170 |     | °C   |
| T <sub>HYS</sub>              | Thermal shutdown hysteresis |                                   |                                                               |      | 10  |     | °C   |
| Supply                        |                             | ·                                 |                                                               |      |     | ,   |      |
|                               |                             | Driver and receiver enabled       | RE = 0 V, DE = V <sub>CC</sub> , No load                      |      |     | 2   | mA   |
|                               | Supply current              | Driver enabled, receiver disabled | $\overline{RE} = V_{CC}$ , DE = $V_{CC}$ , No load            |      |     | 1.5 | mA   |
| I <sub>CC</sub>               | (quiescent)                 | Driver disabled, receiver enabled | RE = 0 V, DE = 0<br>V, No load                                |      |     | 1.5 | mA   |
|                               |                             | Driver and receiver disabled      | $\overline{RE} = V_{CC}$ , $DE = 0$ V, $D = V_{CC}$ , No load |      |     | 5   | μΑ   |

<sup>(1)</sup> Under any specific conditions,  $V_{TH+}$  is assured to be at least  $V_{HYS}$  higher than  $V_{TH-}$ .

# **6.6 Switching Characteristics**

Over recommended operating conditions

| PARAMETER                           |                                                  | TEST CONDI                                                                       | TEST CONDITIONS               |   | TYP | MAX  | UNIT |  |  |  |
|-------------------------------------|--------------------------------------------------|----------------------------------------------------------------------------------|-------------------------------|---|-----|------|------|--|--|--|
| Driver: 32Mbps                      |                                                  |                                                                                  |                               |   |     |      |      |  |  |  |
| t <sub>r</sub> , t <sub>f</sub>     | Differential output rise/fall time               | $R_L = 54\Omega$ , $C_L = 50$ pF,                                                |                               | 3 | 4.5 | 10   | ns   |  |  |  |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation delay                                | PRR=500KHz, Across full range of process, voltage and                            |                               | 5 | 8.5 | 16   | ns   |  |  |  |
| t <sub>SK(P)</sub>                  | Pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub> | temperature                                                                      | See Figure 6-3                |   |     | 1.5  | ns   |  |  |  |
| t <sub>SK(PP)</sub>                 | Part to part skew                                |                                                                                  | Joseph James Co.              |   |     | 6    | ns   |  |  |  |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation delay                                | $R_L = 54\Omega$ , $C_L = 50$ pF, $V_{CC} = 3.3$ V +/ 3%, $T_A = -20$ °C to 85°C |                               | 6 |     | 13.8 | ns   |  |  |  |
| t <sub>PHZ</sub>                    | Disable time                                     | PRR = 500KHz, R <sub>L</sub> = 110 Ω,<br>C <sub>L</sub> = 50 pF                  |                               |   |     | 25   | ns   |  |  |  |
| t <sub>PLZ</sub>                    | Disable time                                     | PRR = 500KHz, $R_L$ = 110 $\Omega$ , $C_L$ = 50 pF                               |                               |   |     | 26   | ns   |  |  |  |
| t <sub>PZH</sub>                    | Enable time                                      | $\overline{RE}$ = 0 V, PRR = 500KHz, R <sub>L</sub>                              | See Figure 6-4 and Figure 6-5 |   |     | 31   | ns   |  |  |  |
| t <sub>PZL</sub>                    | - Enable lime                                    | = 110 $\Omega$ , $C_L$ = 50 pF                                                   | I igure 0-0                   |   |     | 26   | ns   |  |  |  |
| t <sub>PZH2</sub>                   |                                                  | $\overline{RE} = V_{CC}$ , PRR = 100KHz, R <sub>L</sub>                          |                               |   |     | 6    | μs   |  |  |  |
| t <sub>PZL2</sub>                   | Enable time                                      | = 110 Ω± 1%, C <sub>L</sub> = 50 pF ± 20%, 50% to 2.3V                           |                               |   |     | 6    | μs   |  |  |  |
| Receiver:                           | 32Mbps                                           | •                                                                                |                               |   |     |      |      |  |  |  |

Submit Document Feedback



# **6.6 Switching Characteristics (continued)**

Over recommended operating conditions

|                                     | PARAMETER                                        | TEST CONDI                                                                      | TIONS              | MIN  | TYP | MAX | UNIT |
|-------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------|--------------------|------|-----|-----|------|
| t <sub>r</sub> , t <sub>f</sub>     | Differential output rise/fall time               | PRR = 500KHz, C <sub>L</sub> = 15pF,                                            |                    | 1    | 2   | 5   | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation delay                                | Across process, full range                                                      |                    | 12.5 | 20  | 25  | ns   |
| t <sub>SK(P)</sub>                  | Pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub> | of voltage and ambient temperature                                              |                    |      |     | 1.5 | ns   |
| t <sub>SK(PP)</sub>                 | Part to part skew                                |                                                                                 | Soo Figuro 6 6     |      |     | 8   | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation delay                                | PRR = 500KHz, $C_L$ = 15pF,<br>$V_{CC}$ = 3.3V +/- 3%, $T_A$ = -20°C<br>to 85°C | See Figure 6-6     | 13   |     | 20  | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation delay                                | PRR = 500KHz, $C_L$ = 30pF,<br>$V_{CC}$ = 3.3V +/- 3%, $T_A$ = -20°C<br>to 85°C |                    | 13.4 |     | 21  | ns   |
| t <sub>PHZ</sub>                    | Output disable time from high-level              | PRR = 500KHz, C <sub>L</sub> = 15 pF                                            |                    |      |     | 20  | ns   |
| t <sub>PLZ</sub>                    | Output disable time from low-level               | PRR = 500KHz, C <sub>L</sub> = 15 pF                                            |                    |      |     | 15  | ns   |
| t <sub>PZH</sub>                    | Output enable time to high-<br>level             | $DE = V_{CC}$ , PRR = 500KHz,                                                   | See Figure 6-7 and |      |     | 15  | ns   |
| t <sub>PZL</sub>                    | Output enable time to low-<br>level              |                                                                                 | Figure 6-8         |      |     | 15  | ns   |
| t <sub>PZH2</sub>                   | Output enable time to high-level                 | DE = 0V , PRR = 100KHz,<br>50% to 1.5V, C <sub>L</sub> = 15pF ±<br>20%          |                    |      |     | 6   | μs   |
| t <sub>PZL2</sub>                   | Output enable time to low-level                  |                                                                                 |                    |      |     | 6   | μs   |



### 6.7 Typical Characteristics



Figure 6-1. Driver Output voltage vs Driver Output Current



Figure 6-2. Driver Differential Output voltage vs Driver Output Current



Figure 6-3. Supply Current vs Supply Voltage



Figure 6-4. Driver output differential voltage vs
Temperature



Figure 6-5. Supply Current vs Signal Rate



# 7 Parameter Measurement Information



Figure 7-1. Measurement of Driver Differential Output Voltage With Common-Mode Load



Figure 7-2. Measurement of Driver Differential and Common-Mode Output With RS-485 Load



Copyright © 2017, Texas Instruments Incorporated

Generator: PRR = 500 kHz, 50% Duty Cycle,  $t_r$  < 60 ns,  $t_f$  < 6 ns  $Z_O$  = 50  $\Omega$ 

Figure 7-3. Driver Switching Test Circuit and Voltage Waveforms



Copyright © 2017, Texas Instruments Incorporated

Generator: PRR = 500 kHz, 50% Duty Cycle,  $t_{\rm r}$  < 60 ns,  $t_{\rm f}$  < 6 ns  $Z_{\rm O}$  = 50  $\Omega$ 

Figure 7-4. Driver High-Level Enable and Disable Time Test Circuit and Voltage Waveforms





Copyright © 2017, Texas Instruments Incorporated

Generator: PRR = 500 kHz, 50% Duty Cycle,  $t_r$  < 60 ns,  $t_f$  < 6 ns  $Z_O$  = 50  $\Omega$ 

Figure 7-5. Driver Low-Level Output Enable and Disable Time Test Circuit and Voltage Waveforms



Generator: PRR = 500 kHz, 50% Duty Cycle,  $t_r$  <6 ns,  $t_f$  <6 ns,  $Z_o$  = 50  $\Omega$ 



Figure 7-6. Receiver Switching Test Circuit and Voltage Waveforms

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated





Generator: PRR = 500 kHz, 50% Duty Cycle,  $t_r$  <6 ns,  $t_f$  <6 ns,  $Z_o$  = 50  $\Omega$ 



Figure 7-7. Receiver Enable and Disable Time Test Circuit and Voltage Waveforms With Drivers Enabled



Generator: PRR = 100 kHz, 50% Duty Cycle,  $t_r$  <6 ns,  $t_f$  <6 ns,  $Z_o$  = 50  $\Omega$ 



Figure 7-8. Receiver Enable Time From Standby (Driver Disabled)

# 8 Detailed Description

#### 8.1 Overview

The THVD1330 is a low-power, half-duplex RS-485 transceiver suitable for data transmission up to 32 Mbps. This device has active-high driver enable and active-low receiver enable. Disabling both driver and receiver can achieve a standby current of less than 5 μA.

### 8.2 Functional Block Diagrams



#### 8.3 Feature Description

Internal ESD protection circuits protect the transceiver against Electrostatic Discharges (ESD) according to IEC 61000-4-2 of up to ±8 kV (Contact Discharge).

The THVD1330 provides internal biasing of the receiver input thresholds in combination with large input-threshold hysteresis. With a input hysteresis (typical) of  $V_{HYS} = 50$  mV, the receiver output remains logic high under a bus-idle or bus-short conditions without the need for external failsafe biasing resistors. Device operation is specified over a wide temperature range from  $-40^{\circ}$ C to  $125^{\circ}$ C.

#### 8.4 Device Functional Modes

When the driver enable pin, DE, is logic high, the differential outputs A and B follow the logic states at data input D. A logic high at D causes A to turn high and B to turn low. In this case, the differential output voltage defined as  $V_{OD} = V_A - V_B$  is positive. When D is low, the output states reverse, B turns high, A becomes low, and  $V_{OD}$  is negative.

When DE is low, both outputs turn high-impedance. In this condition the logic state at D is irrelevant. The DE pin has an internal pull-down resistor to ground, thus when left open the driver is disabled (high-impedance) by default. The D pin has an internal pull-up resistor to  $V_{CC}$ , thus, when left open while the driver is enabled, output A turns high and B turns low.

| INPUT | ENABLE | OUTPUTS |   | FUNCTION                           |  |  |
|-------|--------|---------|---|------------------------------------|--|--|
| D     | DE     | Α       | В | FUNCTION                           |  |  |
| Н     | Н      | Н       | L | Actively drive bus high            |  |  |
| L     | Н      | L       | Н | Actively drive bus low             |  |  |
| Х     | L      | Z       | Z | Driver disabled                    |  |  |
| Х     | OPEN   | Z       | Z | Driver disabled by default         |  |  |
| OPEN  | Н      | Н       | L | Actively drive bus high by default |  |  |

**Table 8-1. Driver Function Table** 

When the receiver enable pin,  $\overline{RE}$ , is logic low, the receiver is enabled. When the differential input voltage defined as  $V_{ID} = V_A - V_B$  is positive and higher than the positive input threshold,  $V_{IT+}$ , the receiver output, R, turns high. When  $V_{ID}$  is negative and lower than the negative input threshold,  $V_{IT-}$ , the receiver output, R, turns low. If  $V_{ID}$  is between  $V_{IT+}$  and  $V_{IT-}$  the output is indeterminate.

When  $\overline{RE}$  is logic high or left open, the receiver output is high-impedance and the magnitude and polarity of  $V_{ID}$  are irrelevant. Internal biasing of the receiver inputs causes the output to go failsafe-high when the transceiver is



disconnected from the bus (open-circuit), the bus lines are shorted (short-circuit), or the bus is not actively driven (idle bus).

**Table 8-2. Receiver Function Table** 

| DIFFERENTIAL INPUT                 | ENABLE OUTPUT |   | FUNCTION                     |  |
|------------------------------------|---------------|---|------------------------------|--|
| $V_{ID} = V_A - V_B$               | RE            | R | FUNCTION                     |  |
| $V_{IT+} < V_{ID}$                 | L             | Н | Receive valid bus high       |  |
| $V_{IT-} < V_{ID} < V_{IT+}$       | L             | ? | Indeterminate bus state      |  |
| V <sub>ID</sub> < V <sub>IT-</sub> | L             | L | Receive valid bus low        |  |
| Х                                  | Н             | Z | Receiver disabled            |  |
| Х                                  | OPEN          | Z | Receiver disabled by default |  |
| Open-circuit bus                   | L             | Н | Fail-safe high output        |  |
| Short-circuit bus                  | L             | Н | Fail-safe high output        |  |
| Idle (terminated) bus              | L             | Н | Fail-safe high output        |  |

# 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The THVD1330 is a half-duplex RS-485 transceiver commonly used for asynchronous data transmissions. The driver and receiver enable pins allow for the configuration of different operating modes.

- Using independent enable lines provides the most flexible control as it allows for the driver and the receiver
  to be turned on and off individually. While this configuration requires two control lines, it allows for selective
  listening into the bus traffic, whether the driver is transmitting data or not.
- Combining the enable signals simplifies the interface to the controller by forming a single direction-control signal. In this configuration, the transceiver operates as a driver when the direction-control line is high, and as a receiver when the direction-control line is low.
- Only one line is required when connecting the receiver-enable input to ground and controlling only the driver-enable input. In this configuration, a node not only receives the data from the bus, but also the data it sends and can verify that the correct data have been transmitted.

# 9.2 Typical Application

An RS-485 bus consists of multiple transceivers connecting in parallel to a bus cable. To eliminate line reflections, each cable end is terminated with a termination resistor,  $R_T$ , whose value matches the characteristic impedance,  $Z_0$ , of the cable. This method, known as parallel termination, allows for higher data rates over longer cable length.



Figure 9-1. Typical RS-485 Network With Half-Duplex Transceivers

#### 9.2.1 Design Requirements

RS-485 is a robust electrical standard suitable for long-distance networking that is used in a wide range of applications with varying requirements, such as distance, data rate, and number of nodes.

#### 9.2.1.1 Data Rate and Bus Length

There is an inverse relationship between data rate and cable length, which means the higher the data rate, the shorter the cable length; and conversely, the lower the data rate, the longer the cable length. While most RS-485 systems use data rates between 10 kbps and 100 kbps, some applications require data rates up to 300 kbps at distances of 4000 feet and longer. Longer distances are possible by allowing for small signal jitter of up to 5 or 10%.



#### 9.2.1.2 Stub Length

When connecting a node to the bus, the distance between the transceiver inputs and the cable trunk, known as the stub, must be as short as possible. Stubs present a non-terminated piece of bus line which can introduce reflections as the length of the stub increases. As a general guideline, the electrical length, or round-trip delay, of a stub is less than one-tenth of the rise time of the driver, thus giving a maximum physical stub length as shown in Equation 1.

$$L_{(STUB)} \le 0.1 \times t_r \times v \times c \tag{1}$$

#### where

- t<sub>r</sub> is the 10/90 rise time of the driver
- c is the speed of light  $(3 \times 10^8 \text{ m/s})$
- v is the signal velocity of the cable or trace as a factor of c

#### 9.2.1.3 Bus Loading

The RS-485 standard specifies that a compliant driver must be able to driver 32 unit loads (UL), where 1 unit load represents a load impedance of approximately 12 k $\Omega$ . Connecting up to 64 receivers to the bus is possible because the THVD1330 consists of 1/2 UL transceivers.

#### 9.2.1.4 Receiver Failsafe

The differential receivers of the THVD1330 are fails afe to invalid bus states caused by the following:

- · Open bus conditions, such as a disconnected connector
- · Shorted bus conditions, such as cable damage shorting the twisted-pair together
- · Idle bus conditions that occur when no driver on the bus is actively driving

In any of these cases, the differential receiver output a failsafe logic high state so that the output of the receiver is not indeterminate.

Receiver failsafe is accomplished by offsetting the receiver thresholds such that the *input indeterminate* range does not include zero volts differential. To comply with the RS-422 and RS-485 standards, the receiver output must output a high when the differential input  $V_{ID}$  is more positive than 200 mV, and must output a low when  $V_{ID}$  is less than -200 mV. The receiver parameters which determine the failsafe performance are  $V_{IT+}$ ,  $V_{IT-}$ , and  $V_{HYS}$  (the separation between  $V_{IT+}$  and  $V_{IT-}$ ). As shown in the Table 7-2, differential signals less than -200 mV always cause a low receiver output. Differential signals greater than 200 mV always cause a high receiver output.

When the differential input signal is close to zero, it is still above the  $V_{IT+}$  threshold, and the receiver output is high. Only when the differential input is more than  $V_{HYS}$  below  $V_{IT+}$  does the receiver output transition to a low state. Therefore, the noise immunity of the receiver inputs during a bus fault conditions includes the receiver hysteresis value,  $V_{HYS}$ , as well as the value of  $V_{IT+}$ .



#### 9.2.1.5 Transient Protection

The bus pins of the THVD1330 transceiver family include on-chip ESD protection against  $\pm 16$ -kV HBM and  $\pm 8$ -kV IEC 61000-4-2 contact discharge. The International Electrotechnical Commission (IEC) ESD test is far more severe than the HBM ESD test. The 50% higher charge capacitance,  $C_{(S)}$ , and 78% lower discharge resistance,  $R_{(D)}$ , of the IEC model produce significantly higher discharge currents than the HBM model.



Figure 9-2. HBM and IEC ESD Models and Currents in Comparison (HBM Values in Parenthesis)

The on-chip implementation of IEC ESD protection significantly increases the robustness of equipment. Common discharge events occur because of human contact with connectors and cables. Designers can choose to implement protection against longer duration transients, typically referred to as surge transients.

#### 9.2.2 Detailed Design Procedure

To protect bus nodes against high-energy transients, the implementation of external transient protection devices is necessary. Figure 9-3 suggest a protection circuit against 1 kV surge (IEC 61000-4-5) transients. Table 9-1 shows the associated Bill of Materials.



Figure 9-3. Transient Protection Against ESD, EFT, and Surge Transients for Half-Duplex Devices

| Table 5 1. Bill of Materials |                                          |                      |                             |  |  |  |
|------------------------------|------------------------------------------|----------------------|-----------------------------|--|--|--|
| DEVICE                       | FUNCTION                                 | ORDER NUMBER         | MANUFACTURER <sup>(1)</sup> |  |  |  |
| XCVR                         | RS-485 transceiver                       | THVD1330             | TI                          |  |  |  |
| R1                           | 10-Ω, pulse-proof thick-film resistor    | CRCW0603010RJNEAHP   | Vishay                      |  |  |  |
| R2                           | 10-12, pulse-proof trick-fill resistor   | CRCW00030 TURJINEARP |                             |  |  |  |
| TVS                          | Bidirectional 400-W transient suppressor | CDSOT23-SM712        | Bourns                      |  |  |  |

Table 9-1. Bill of Materials

(1) See the Third-Party Products Disclaimer.



# 9.2.3 Application Curves

Figure 9-4 shows typical supply current consumption of the device at 54  $\Omega$  load and 50 pF load capacitor with driver enabled and data is toggled at varying data rates.



Figure 9-4. Supply Current vs Signal Rate

# 9.3 Power Supply Recommendations

For reliable operation at all data rates and supply voltages, each supply is decoupled with a 100 nF ceramic capacitor located as close as possible to the supply pins. This helps reduce supply voltage ripple present on the outputs of switched-mode power supplies. This also helps to compensate for the resistance and inductance of the PCB power planes.



# 9.4 Layout

#### 9.4.1 Layout Guidelines

Robust and reliable bus node design often requires the use of external transient protection devices to protect against surge transients that occurs in industrial environments. Since these transients have a wide frequency bandwidth (from approximately 3 MHz to 300 MHz), high-frequency layout techniques are applied during PCB design.

- 1. Place the protection circuitry close to the bus connector to prevent noise transients from propagating across the board.
- 2. Use V<sub>CC</sub> and ground planes to provide low inductance. Note that high-frequency currents tend to follow the path of least impedance and not the path of least resistance.
- 3. Design the protection components into the direction of the signal path. Do not force the transient currents to divert from the signal path to reach the protection device.
- Apply 100-nF to 220-nF bypass capacitors as close as possible to the V<sub>CC</sub> pins of transceiver, UART and controller ICs on the board.
- 5. Use at least two vias for V<sub>CC</sub> and ground connections of bypass capacitors and protection devices to minimize effective via inductance.
- 6. Use 1-k $\Omega$  to 10-k $\Omega$  pullup and pulldown resistors for enable lines to limit noise currents in theses lines during transient events.
- 7. Insert pulse-proof resistors into the A and B bus lines if the TVS clamping voltage is higher than the specified maximum voltage of the transceiver bus pins. These resistors limit the residual clamping current into the transceiver and prevent it from latching up.
- 8. While pure TVS protection is sufficient for surge transients up to 1 kV, higher transients require metal-oxide varistors (MOVs) which reduce the transients to a few hundred volts of clamping voltage, and transient blocking units (TBUs) that limit transient current to less than 1 mA.

### 9.4.2 Layout Example



Figure 9-5. Layout Example



# 10 Device and Documentation Support

# 10.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## 10.2 Device Support

# 10.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **10.4 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.5 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

# 10.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 10.7 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| THVD1330DR            | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | T1330            |
| THVD1330DR.A          | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | T1330            |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



SMALL OUTLINE INTEGRATED CIRCUIT



# NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated